D&R Industry Articles
Articles for the Week of September 30, 2024
Casting a wide safety net through post processing Checking
In this paper, we explain how we adopted the post processing method to make sure we check for signatures that are expected are present in the log files. This acted as a safety net when engineers made inadvertent mistakes and introduced issues in the code base.Articles for the Week of September 2, 2024
An Introduction to Direct RF Sampling in a World Evolving Towards Chiplets - Part 1
This paper focuses on how direct RF sampling architecture has proved to be a felicitous approach for RF data conversion. The progress in converter technology has made it possible to increase the sampling rates and support very large bandwidth and multiple operating RF bands.- Proven solutions for converting a chip specification into RTL and UVM
- Revolutionizing Chip Design with AI-Driven EDA
- Optimizing Automated Test Equipment for Quality and Complexity
Articles for the Week of August 26, 2024
How to cost-efficiently add Ethernet switching to industrial devices
This post explores critical considerations and solutions for implementing Ethernet switches tailored to industrial applications, emphasizing required features and cost-effectiveness.Articles for the Week of August 19, 2024
Why Interlaken is a great choice for architecting chip to chip communications in AI chips
The Interlaken protocol is an advanced interconnect technology that effectively addresses the architecture and design requirements of AI chips. It provides high bandwidth through multi-gigabit-per-second lanes, facilitating the handling of large data volumes and sustaining high computational throughput.Articles for the Week of August 12, 2024
Key considerations and challenges when choosing LDOs
The vast array of on-chip LDO options and characteristics can make the selection process complex.Articles for the Week of August 5, 2024
BCD Technology: A Unified Approach to Analog, Digital, and Power Design
Since its inception, BCD technology has leveraged the integration of two primary technologies—polysilicon gate CMOS and DMOS power architecture—on the same chip. Its compatibility with bipolar components has enabled the creation of SoCs (System-on-Chip) that combine digital and analog control with efficient power management sections.- Why Transceiver-Rich FPGAs Are Suitable for Vehicle Infotainment System Designs
- NoCs and the transition to multi-die systems using chiplets
Articles for the Week of July 29, 2024
How to Turbo Charge Your SoC's CPU(s)
It’s no surprise that the creators of system-on-chip (SoC) devices wish to squeeze the maximum performance out of their systems. One way to do this is to use the highest-performing intellectual property (IP) cores available, including Central Processing Unit (CPU) cores.Articles for the Week of July 22, 2024
Rising respins and need for re-evaluation of chip design strategies
As a result of design complexity and market competition, innovative chip development strategies have become essential for expedited market entry and revenue growth. Tapping into these technological advances is a strategic imperative to secure market leadership.- Simplifying analog and mixed-signal design integration
- AI-driven SRAM demand needs integrated repair and security