Industry Expert Blogs
Cadence Demonstrates 112G-ELR SerDes IP on TSMC's 3nm Process TechnologyCadence IP Blog - Vinod Khera, CadenceApr. 27, 2023 |
The 3nm wave of technology is here! Cadence is proud to demonstrate its 112G Extended Long-Reach (112G-ELR) SerDes IP on TSMC’s 3nm (N3E) process technology at the TSMC 2023 North America Technology Symposium this week. This is the latest addition to the Cadence 112G-ELR SerDes IP family. Riding the wave of More than Moore, FinFET transistors keep shrinking in TSMC’s 3nm process as they move towards system-in-package (SiP) designs. Combining the benefits of process technology advancement and Cadence’s best-in-class digital signal processor (DSP)-based SerDes architecture, the new 112G-ELR SerDes IP supports insertion loss (IL) of 45dB with exceptional power, performance, and area (PPA), making it ideal for hyperscale ASICs, artificial intelligence/machine learning (AI/ML) accelerators, switch fabric system-on-chips (SoCs) and 5G infrastructure applications.
Related Blogs
- Semiconductor Industry 2.0
- Ecosystem Collaboration Drives New AMBA Specification for Chiplets
- Semiconductor Design Firms are Embracing the Public Cloud. Here are 5 Reasons Why.
- Extending Arm Total Design Ecosystem to Accelerate Infrastructure Innovation
- Intel Embraces the RISC-V Ecosystem: Implications as the Other Shoe Drops