2.5D GPU / 2D & 3D Vector Graphics (OpenVG) Accelerator - D/AVE HD
Sidense to Deliver OTP Cores in UMC's 90nm and 65nm Process Nodes
Update: Synopsys Expands DesignWare IP Portfolio with Acquisition of Sidense Corporation (Oct. 17, 2017)
OTP Memory IP Supplier to Provide a Path to Cost Reduction to SoC Designers
OTTAWA & HSINCHU, Taiwan--April 25, 2006--Sidense Corp., a provider of One-Time-Programmable (OTP) memory intellectual property (IP), and UMC, a leading global semiconductor foundry, today announced that Sidense's 1T-Fuse(TM) family of embedded OTP cores are slated to be silicon-verified in UMC 90nm and 65nm processes through UMC's IP Alliance Program and offered for use to system-on-chip (SoC) designers. The cores are scalable to UMC's CMOS processes without requiring additional mask or processing steps, providing users with shortened time-to-market and a path to cost reduction for their current and future designs.
The OTP cores are scalable across UMC's CMOS processes and easily ported across other technology nodes, such as 110nm and 80nm, potentially providing customers with several generations of continuous SoC migration. Sidense's high density macros can also be parameterized to obtain different configurations and can be used to replace external FLASH and EEPROM as well as a field programmable alternative to MASK ROM."As the demand for embedded OTP cores continues to increase, we are pleased to partner with a world leading foundry such as UMC," said Xerxes Wania, President and C.E.O. of Sidense Corp. "We continue to work with UMC to provide OTP solutions to customers looking for an OTP core targeted at low and high density applications. SoCs for printers, cameras, set-top boxes, mobile and handheld devices can benefit from the high density, secure and low power characteristics of Sidense's 1T-Fuse(TM) OTP offering."
In January, Sidense announced its OTP core targeted towards UMC's 130nm standard logic digital CMOS process.
"UMC's extensive IP portfolio has become a strong competitive advantage for customers designing today's sophisticated SoCs," said Ken Liou, director of the IP and Design Support division at UMC. "Sidense's technology is a welcome addition to our IP Alliance Program, as it will provide designers with a silicon proven OTP option for their 130nm, 90nm and 65nm designs."
About UMCUMC is a leading global semiconductor foundry that manufactures advanced process ICs for applications spanning every major sector of the semiconductor industry. UMC delivers cutting-edge foundry technologies that enable sophisticated system-on-chip (SoC) designs, including volume production 90nm, industry-leading 65nm, and mixed signal/RFCMOS. UMC's 10 wafer manufacturing facilities include two advanced 300mm fabs; Fab 12A in Taiwan and Singapore-based Fab 12i are both in volume production for a variety of customer products. The company employs approximately 12,000 people worldwide and has offices in Taiwan, Japan, Singapore, Europe, and the United States. UMC can be found at www.umc.com.
About Sidense
Sidense Corp., focuses on developing Non-Volatile Memory (NVM) intellectual property (IP) cores to be embedded onto standard logic digital CMOS Application Specific Integrated Circuits (ASICs) and custom Integrated Circuits (ICs). Sidense's 1T-Fuse(TM) technology is most suitable for feature sizes of 130nm and smaller. Potential applications include electrical fuse, FLASH and MASK programmable ROM replacement, code storage, RFID, Unique ID, encryption, key storage and in Digital Rights Management. They currently have offices in Mississauga and Ottawa, Canada. For further information regarding Sidense's products, please visit the website http://www.sidense.com.
|
Related News
- Sidense Broadens OTP Offering with Additional Process Nodes at SMIC
- Sidense offers One-Time-Programmable (OTP) macro in UMC's 130nm Logic CMOS process
- Sidense's NVM IP Completes TSMC IP9000 Assessment at 90nm Low-Power Process Node
- Sidense First to Offer Antifuse OTP Supporting 1.8V IO in 40nm and 28nm Process Nodes
- Synopsys and SMIC Team to Deliver Proven SoC Design Solution for 65-nm to 40-nm Process Nodes
Breaking News
- JEDEC® and Industry Leaders Collaborate to Release JESD270-4 HBM4 Standard: Advancing Bandwidth, Efficiency, and Capacity for AI and HPC
- BrainChip Gives the Edge to Search and Rescue Operations
- ASML targeted in latest round of US tariffs
- Andes Technology Celebrates 20 Years with New Logo and Headquarters Expansion
- Creonic Unveils Bold Rebrand to Drive Innovation in Communication Technologies
Most Popular
- Cadence to Acquire Arm Artisan Foundation IP Business
- AMD Achieves First TSMC N2 Product Silicon Milestone
- Why Do Hyperscalers Design Their Own CPUs?
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- New TSN-MACsec IP core for secure data transmission in 5G/6G communication networks
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |