NEC Develops Novel Design Method for Large Scale & High Speed LSI with More than 50 Million Transistors
With large scale LSI design, all of the LSIs are usually not designed simultaneously (flat design) as it is difficult for designers to grasp the complete picture and there is a high probability that the design will exceed the limitations of available tools. It is therefore common to deploy the "hierarchical design method." With this method, an LSI is divided into several hierarchical blocks. The blocks are designed independently and are later assembled into one LSI. Each block is small enough to be handled by a designer and available tools. In addition, the divided blocks can be concurrently designed by several designers, making this method extremely effective for implementing large scale LSIs in short time frames.
However, there are some downfalls to this method. In particular, "Budgeting (timing constraint budgeting)" is an inevitable bottleneck in the hierarchical design method. Budgeting is carried out in order to impose a timing constraint on a signal path between two hierarchical blocks. However, the constraint cannot be considered for the entire path, it can only be considered for the three partial signal paths separately: 1) the signal path inside one hierarchical block, 2) the signal path between two hierarchical blocks and 3) the signal path inside another hierarchical block. In other words, each of the three partial paths must fulfill its own timing constraint and the entire signal path must satisfy the original constraint at the same time. It is only after the design of the blocks is completed that the designers can tell whether the timing constraint for the signal path between the blocks can be satisfied. If the constraint cannot be satisfied, the designers must repeatedly assign a different timing constraint to the blocks and design them all over again from scratch, until the entire signal path fulfills its timing constraint. Thus, budgeting is a very difficult and time-consuming process even for one signal path. Typical large scale and high speed LSIs have several tens of thousands of signal paths connecting hierarchical blocks. Budgeting of a large number of signal paths takes several months and lengthens the total LSI design period.
NEC and NEC Electronics' new design method introduces a "Border Moving Method." After designing hierarchical blocks, the method modifies the boundary of blocks and moves partial signal paths out of the blocks. These partial signal paths, which used to reside inside the blocks, and the partial signal path connecting the blocks are then combined into one signal path. As a result, only the delay for the single signal path has to be considered, eliminating the need for budgeting and re-designing hierarchical blocks. This breakthrough research result has been achieved through the introduction of an intelligent algorithm that minimizes the modification of the boundary, and which has been elaborated enough to allow practical application in the design of real large-scale LSI.
This new method has already been applied to the actual design of several LSIs with satisfactory results. Moreover, the trial proved a substantial performance improvement and a dramatic decrease in design time as compared with conventional design methods. NEC and NEC Electronics consider this method to be effective in shortening the design period for large scale and high speed LSIs, and are ready to apply the technology in-house to LSIs for NEC's products such as supercomputers (SX Series), enterprise server products (NX 7700i Series) and platforms, allowing the timely provision of high quality products to customers.
NEC presented the results of this research on the 27th of July at the Design Automation Conference 2006 (DAC 2006), the world's largest international conference on system LSI design (July 23-28, San Francisco, USA).
About NEC Corporation
NEC Corporation (NASDAQ: NIPNY) is one of the world's leading providers of Internet, broadband network and enterprise business solutions dedicated to meeting the specialized needs of its diverse and global base of customers. NEC delivers tailored solutions in the key fields of computer, networking and electron devices, by integrating its technical strengths in IT and Networks, and by providing advanced semiconductor solutions through NEC Electronics Corporation. The NEC Group employs more than 150,000 people worldwide and had net sales of approximately 4,825 billion yen (approx. $41.2 billion) in the fiscal year ended March 2006.
For additional information, please visit the NEC home page at: http://www.nec.com
About NEC Electronics
NEC Electronics Corporation (TSE: 6723) specializes in semiconductor products encompassing advanced technology solutions for the high-end computing and broadband networking markets, system solutions for the mobile handset, PC peripherals, automotive and digital consumer markets, and platform solutions for a wide range of customer applications. NEC Electronics Corporation has 25 subsidiaries worldwide including NEC Electronics America, Inc. (www.am.necel.com) and NEC Electronics (Europe) GmbH (www.eu.necel.com). For additional information about NEC Electronics worldwide, visit www.necel.com.
|
Related News
- Socionext Develops New Large Scale, High Efficiency Distributed Processing Server, Fully Utilizing Multi-Core Processors
- Amphenol ICC Develops 112Gb/s Interconnect Technology with eTopus Products for High Speed IP Solutions
- NEC and AIST Develop LSI with NanoBridge Technology Featuring High Radiation Tolerance for use in Space
- TOSHIBA Develops High Speed NANO FLASH-100 Flash Memory for ARM Core Based Microcontrollers
- NEC Releases High Level Synthesis IDE, CyberWorkBench World's 1st Dedicated FPGA Version
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |