NEC Electronics Introduces Industry's First Ultra-Low-Power 55-nanometer Embedded DRAM Technology
Optimized for Low Power and High Performance, Embedded DRAM Solution Targets Next-Generation Mobile and Digital Consumer Devices
KAWASAKI, Japan, SANTA CLARA, Calif., DÜSSELDORF, Germany, — 12 Sep 2006 -- NEC Electronics Corporation and its subsidiaries in North America and Europe, NEC Electronics America, Inc. and NEC Electronics (Europe) GmbH, today announced the industry’s first 55- nanometer (nm) CMOS-compatible embedded DRAM (eDRAM) technology, UX7LSeD. An enhancement to NEC Electronics’ patented metal-insulator-metal (MIM2) technology, the new eDRAM process is the industry’s first combination of hafnium silicate film and nickel silicide, which has resulted in reduced power consumption and leakage current at this advanced node. Optimized for high-speed, low-power operation, the new process can be applied to system-on-chip (SOC) devices designed for a broad range of products—from mobile equipment such as cell phones and mobile handheld devices to digital consumer devices such as gaming consoles“By delivering the only CMOS-compatible eDRAM at the 55 nm node, NEC Electronics is enabling designers to overcome the limitations of embedded SRAM and discrete DRAM components to achieve high-performance SOCs for next-generation applications,” said Takaaki Kuwata, general manager, Advanced Device Development Division, NEC Electronics. “A combination of innovative materials and our mature MIM2 process, the new eDRAM offers low leakage power in a high-speed, high-density solution. In fact, NEC Electronics already has earned four patents for the MIM capacitor, the silicided eDRAM cell, the bit-contact structure and the MIM lower electrode structure.”
Technology Advances Reduce Power Consumption, Design Risk
The introduction of hafnium silicate film to the embedded DRAM process has allowed NEC Electronics to reduce leakage current while increasing on-current by as much as 20 percent. Reducing the leakage current is an important factor to maintaining reasonable data retention time in eDRAM macros. The new manufacturing material also has allowed NEC Electronics to continue to use polysilicon gates, as opposed to metal gates, which helps to reduce process risks for volume production.
The use of nickel silicide, a material suitable for aggressively scaled structures, helps to maintain low parasitic resistance of the scaled-down eDRAM cell and peripheral circuits and also reduce standby and operating power. Furthermore, the high dielectric constant (high-k) technology applied to the eDRAM cell transistor boosts its performance, reduces leakages and suppresses variability, as the work-function modulation effect of high-k is fully exploited to reduce transistor channel concentration.
These new materials and the proprietary MIM2 technology are enabling NEC Electronics to deliver robust eDRAM solutions with smaller cell sizes, higher memory integration, ample storage capacitance and lower cell heights, and all the while maintain the merits of existing eDRAM technology, such as CMOS compatibility, low power and high-speed random access.
NEC Electronics’ Unique eDRAM Technology Benefits
NEC Electronics’ eDRAM uniquely combines DRAM density with SRAM-like performance, low latency and robust performance. With lower power consumption and a lower soft error rate than embedded SRAM, NEC Electronics’ eDRAM has blocks that can be rotated in any orientation on a chip to simplify integration with other on-chip components while preserving the performance and power consumption benefits afforded by NEC Electronics’ process. The upper metal layers of an ASIC also can be routed over the top of eDRAM blocks to simplify chip design, improve timing and conserve silicon.
The NEC Electronics process employs both a cylindrical-type stacked capacitor structure that ensures high yields and a low-temperature MIM2 capacitor that accelerates performance. The MIM2 technology uses zirconium oxide (ZrO2), a dielectric material with a high-k factor that allows the embedded DRAM's smaller bit cells to retain storage capacitance. Unlike its commodity DRAM process, NEC Electronics’ eDRAM process uses the same structure as its standard CMOS process, and thus is fully compatible with it. This compatibility dramatically reduces turnaround time by minimizing the number of process steps needed to add eDRAM.
Availability
NEC Electronics’ 55 nm 8-megabit (Mb) and larger embedded DRAM macros are expected to be available for volume production in the second half of 2007. More information can be found at www.am.necel.com/edram. (Availability is subject to change.)
About NEC Electronics Corporation
NEC Electronics Corporation (TSE: 6723) specializes in system LSI semiconductor products for a wide range of applications in the computing, networking, mobile, automotive and digital consumer markets. The company was spun off from NEC Corporation in 2002 and listed on the Tokyo Stock Exchange in 2003. NEC Electronics provides design, development and manufacturing support through its staff of approximately 24,000, from its headquarters in Kawasaki, Japan and 25 worldwide subsidiaries. For more information, please visit www.necel.com.
|
Related News
- NEC Electronics America Announces New 55-Nanometer Standard CMOS Process
- NEC Electronics Introduces 40-nanometer Embedded DRAM (eDRAM) Technologies
- Freescale Selects Virage Logic's IPrima Mobile(TM) Ultra-Low-Power Memories and STAR Memory System(TM) for 65nm Chips Targeting Cell Phone Market
- Atmel Introduces a Ready-to-Use Ultra-Low-Power MP3 Decoder for Mobile Phones
- NEC Electronics Unveils 90-Nanometer Embedded DRAM Technology
Breaking News
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |