Synopsys Releases Verification IP for the OCP Interface
Provides 100 Percent of the OCP-IP Defined Functional Coverage Groups
MOUNTAIN VIEW, Calif., September 13, 2006 - Synopsys, Inc. (Nasdaq:SNPS), a world leader in semiconductor design software, today announced that it has expanded its portfolio of DesignWare® Library intellectual property (IP) with the release of verification IP for the Open Core Protocol (OCP) interface. OCP is a common standard IP core interface, or socket, that facilitates "plug and play" system-on-chip (SoC) design. Synopsys has developed verification IP for the OCP interface in response to customer demand for using the DesignWare Library and VCS® Verification Library to verify systems and cores that utilize OCP.
The DesignWare Library and VCS Verification Library today include verification IP for AMBA® 2.0, AMBA 3 AXI, PCI Express®, USB, Serial ATA, Ethernet, I2C, serial I/O and Memories. The addition of OCP 2.1 to the portfolio enables the verification of OCP cores, OCP systems, mixed OCP/AMBA systems, and OCP systems to their external interfaces. The OCP verification IP provides 100 percent coverage as defined in section 4 of the OCP 2.0/2.1 Compliance Checks document. It is compliant with the popular VMM methodology defined in the Verification Methodology Manual for SystemVerilog, enabling easy integration with constrained-random, coverage-driven environments; it also supports Verilog and VHDL testbenches. The OCP Verification IP supports all popular simulators and enables up to five times faster verification when used with the VCS comprehensive functional verification solution.
"Synopsys' DesignWare and VCS Verification IP are welcome additions to OCP's robust, thriving ecosystem," said Ian Mackintosh, president of OCP-International Partnership. "Through the support of major electronic design automation (EDA) providers like Synopsys, as well as other member companies, we are able to continue providing the latest tools and services necessary for quick, convenient adoption and implementation of the OCP standard. We look forward to working with Synopsys as the standard continues its rapid growth."
"Several of our major customers asked us to support the OCP standard with our proven DesignWare Verification IP," said Guri Stark, vice president of marketing for the Solutions Group at Synopsys. "We have worked closely with the OCP-IP organization and its member companies to bring a product to market that fully meets the needs of OCP verification."
Availability
Synopsys DesignWare Verification IP for OCP 2.1 is available on a limited basis now as part of the DesignWare Library and VCS Verification Library products. Licensees of DesignWare Library and VCS Verification Library will gain access to OCP Verification IP for no additional charge. Production release is scheduled for November, 2006.
About the VCS Verification Library
The VCS Verification Library provides the broadest portfolio of design-proven, standards-based verification IP helping designers save testbench development time and reach functional coverage goals faster. It offers advanced functionality for block and chip-level verification and is an integral part of the Synopsys Discovery™ Verification Platform. VCS Verification Library supports SystemVerilog, OpenVera®, Verilog and VHDL testbenches. It supports all popular simulators and enables up to five times faster verification when used with the VCS solution. The VCS Verification Library is compliant with the popular VMM methodology, as defined in the Verification Methodology Manual for SystemVerilog, enabling easy integration with constrained-random, coverage-driven environments. The VCS Verification Library includes: AMBA 2.0, AMBA 3 AXI, OCP 2.0, PCI Express, PCI-X, PCI, USB 1.1/2.0/OTG, 10/100/1G/10G Ethernet, I2C, SATA, Serial I/O standard protocols and more than 10,000 memory models.
About Synopsys
Synopsys, Inc. is a world leader in electronic design automation (EDA) software for semiconductor design. The company delivers technology-leading semiconductor design and verification platforms and IC manufacturing software products to the global electronics market, enabling the development and production of complex systems-on-chips (SoCs). Synopsys also provides intellectual property and design services to simplify the design process and accelerate time-to-market for its customers. Synopsys is headquartered in Mountain View, California and has offices in more than 60 locations throughout North America, Europe, Japan and Asia. Visit Synopsys online at http://www.synopsys.com.
|
Synopsys, Inc. Hot Verification IP
Related News
- Synopsys Releases Verification IP for Mobile PCIe Technology
- OCP-IP Standardizes on Synopsys' DesignWare Verification IP for OCP-IP's CoreCreator Verification Toolset
- OCP-IP Releases Functional Coverage Guidelines; Guidelines eliminate the need for ''best guess'' verification by engineers
- Synopsys Enables Rapid Adoption of SATA Interface With DesignWare Verification IP
- eInfochips releases OCP2.0 eVC for verification of OCP compliant devices
Breaking News
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |