Altera cores support PCI; inSilicon demos USB apps
Altera cores support PCI; inSilicon demos USB apps
By Michael Santarini, EE Times
June 12, 2000 (10:00 a.m. EST)
URL: http://www.eetimes.com/story/OEG20000612S0012
Altera Corp. said its family of 32- and 64-bit, 33- and 66-MHz PCI MegaCore functions now supports CompactPCI and PCI 2.2 applications. That compliance lets Altera support embedded applications that require hot-swap capability to perform real-time system upgrades, reconfigurations and field replacements. Such applications include communications, computer telephony, real-time data acquisition, networking and industrial control.
The company offers fully parameterized PCI MegaCore functions supporting 64-bit Master/Target, 32-bit Master/Target, 64-bit Target Only and 32-bit Target Only apps.
The company said its PCI cores are capable of running at 66 Hz in Altera's Acex, Apex and Flex device families. It said the cores have been tested on Phoenix Technologies' Testbench, Hewlett-Packard's PCI Bus Analyzer and Altera's Flex 10KE PCI development board for optimal performance.
Altera also announced that PLD Applications is offering the HotSwap Now! CompactPCI board, an Altera Flex 10KE-based prototyping system that can be used in 5- and 3.3-volt, 32- and 64-bit, and 33- and 66-MHz CompactPCI environments. According to Altera, the board provides electrical, functional and timing compliance with CompactPCI and supports PLD Applications' 32- and 64-bit PCI Target and Master/Target cores, available through the Altera Megafunction Partners Program. The board offers field reprogramming of an Altera EPC2 configuration device, allowing OEMs to upgrade their applications via the Internet.
A connector provides support for in-system programming via Altera's ByteBlaster parallel port cable. Optional on-board SRAM is available in densities from 64 to 2,048 kbytes.
Altera's CompactPCI cores start at $4,995 for the 32-bit PCI Target MegaCore function. All PCI MegaCore functions include netlist, simulation vectors, documentation, and timing constraint files to guarantee timing compliance.
---
IP vendor inSilicon Corp. ha s announced a working multivendor implementation of Universal Serial Bus (USB) 2.0. The company demonstrated the core at the USB 2.0 Developers Conference (Anaheim, Calif.). It said a Hewlett-Packard ScanJet scanner using an FPGA-based inSilicon USB 2.0 device core (UDC) transmitted a scanned image to a personal computer at bursts of 480 Mbits/second.
That rate, according to the company, is 40 times faster than the current USB 1.1 specification. The HP USB 2.0 capability is enabled in the scanner demonstration through an inSilicon device controller, operating in conjunction with a NEC Corp. USB 2.0 physical-layer test chip, communicating via a standard USB cable to an NEC host controller mounted on a PCI card in a PC.
USB is billed as enabling cost-effective, outside-the-box connectivity with hot-swap capability for industrial, consumer, embedded, PC and PC peripheral products. USB requires a host to manage and control bus traffic. USB 2.0 is a proposed specification designed to increase US B performance. The revision is fully compatible with USB 1.1. For more information on inSilicon's core visit www.in-silicon.com.
Related News
- Altera's FPGAs Are First to Demonstrate Support for PCI Express 2.0
- Atmel's ''Deterministic'' ARM7 MCUs Combine Ethernet, CAN, USB, Encryption With Support For Real-time Apps
- Unleash Next-Gen Speeds with Silicon-Proven USB 3.0 PHY IP Cores with Type-C Support in Multiple Process Nodes
- Mobiveil Announces FPGA-Based SSD Platform for 3D NAND Flash Devices, Upgrades NVMe, PCI Express Controllers to Support Latest Specifications
- Cadence Announces the First IP Subsystem with Integrated USB Type-C, USB Power Delivery and DisplayPort Alternate Mode Support
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |