1.8V/3.3V I2C 5V Failsafe Failtolerant Automotive Grade 1 in GF (22nm)
Bluespec, EVE Create Platform for ESL Verification, Modeling, Architectural Design
Seamless Analysis, Debug Flow
Waltham, Mass. – May 7, 2007 – Bluespec™ Inc. and EVE today announced immediate availability of an integrated solution of electronic system level (ESL) synthesizeable transactors and models that run directly on EVE’s hardware-assisted verification platforms.
The link between Bluespec’s ESL synthesis and EVE’s ZeBu hardware-assisted verification platform of accelerators, emulators and field programmable gate array (FPGA) prototypes offers high simulation speed with hardware accuracy early in the development cycle for architectural exploration, virtual prototyping, modeling and verification. The result is a single development environment for models, transactors, implementations and synthesizable verification testbenches, and a rich foundation library of IP.
“This changes the game completely,” remarks Shiv Tasker, chief executive officer of Bluespec, developer of the only ESL synthesis for control logic and complex datapaths in chip design. “Design teams can derive value from using ESL synthesis immediately by simulating at hardware speeds, no matter how complex the system on chip.”
Typically, the trade-off between simulation speed and hardware accuracy hinges on the availability of a register transfer level (RTL) model that is usually available late in the development cycle. Additionally, RTL simulation speed is slow, except when emulation, hardware acceleration or FPGA prototyping is used, but these are only effective with mature, relatively bug-free RTL code. High-level functional models may be relatively fast, but typically aren’t hardware accurate.
Normally, transactors, models and implementations are handled by three separate environments. Transactors and models are usually not synthesizable. Models running on emulation, hardware acceleration or prototyping platforms require RTL implementations and require mature, relatively bug-free RTL code to be effective.
“This is a much better validation environment than a pure software simulation flow,” remarks Luc Burgun, CEO and president of EVE, supplier of the broadest selection of hardware-assisted verification solutions including acceleration, fast emulation and prototyping. “By using consistent models for architectural exploration and implementation, the entire validation process can be dramatically improved.”
The availability of synthesizable transactors and ESL models from Bluespec and EVE allows a seamless, heterogeneous mix of models, implementations, a verification testbench and software models connected through transactors. The rapid plug-and-play construction of a system is accomplished through synthesizable intellectual property (IP) –– transactors optimized for EVE, system building blocks and models, the Bluespec AzureIP Foundation Library and verification IP –– and ESL Synthesis capabilities, such as self-checking interfaces and static verification. Transactors are synthesizable, used at the transaction-level of design and are parameterized on any high-level data type, including structures and unions.
Bluespec will demonstrate its entire product line of ESL Synthesis Solutions in Booth #6963 during the 44th Design Automation Conference (DAC) June 4-7 at the San Diego Convention Center in San Diego, Calif.
Pricing and Availability
Transactors and models have been added to Bluespec’s AzureIP Foundation Library that includes a rich family of building blocks and comes standard with Bluespec’s ESL Synthesis.
For more information, contact George Harper, Bluespec’s vice president of marketing. He can be reached at (781) 250-2200.
About Bluespec
Bluespec Inc. manufactures industry standards-based Electronic Design Automation (EDA) toolsets that significantly raise the level of abstraction for hardware design while retaining the ability to automatically synthesize high-quality RTL, without compromising speed, power or area. The toolsets, including the only ESL synthesis tools focused on control and complex datapaths, allow ASIC and FPGA designers to reduce design time, bugs and re-spins that contribute to product delays and escalating costs. More information can be found on www.bluespec.com or by calling (781) 250-2200.
|
Related News
- EVE's Hardware-Assisted Verification Platform Accelerates Embedded Software Development for Texas Instruments' OMAP 5 Platform
- EVE Unveils ZeBu-Blade2 Hardware-Assisted Verification Platform
- EVE's ZeBu Hardware-Assisted Verification Platform Used by Konica Minolta to Implement SystemVerilog Assertions
- EVE, Xena Networks Link Hardware-Assisted Verification Platform with Ethernet Testing Solution
- COCONUT Project to Define a Modeling and Verification Flow for Embedded Platform Design
Breaking News
- Alphawave Semi Partners with PCISig, CXL Consortium, UCIe Consortium, Samtec and Lessengers to Showcase Advances in AI Connectivity at Supercomputing 2024
- Grass Valley Adds JPEG XS Support to AMPP, Powered by intoPIX FastTicoXS Technology, Enhancing Cloud-Based Live Production
- AI Software Startup Moreh Partners with AI Semiconductor Company Tenstorrent to Challenge NVIDIA in AI Data Center Market
- Achronix and BigCat Wireless Collaborate to Deliver Unprecedented Power Efficiency and Performance for 5G/6G Wireless Applications
- Renesas Unveils Industry's First Automotive Multi-Domain SoC Built with 3-nm Process Technology
Most Popular
- LG and Tenstorrent Expand Partnership to Enhance AI Chip Capabilities
- Silicon Creations Celebrates Milestone with Delivery of 1,000th Production License for Fractional-N PLL
- Renesas Unveils Industry's First Automotive Multi-Domain SoC Built with 3-nm Process Technology
- CHERI Alliance Officially Launches, Adds Major Partners including Google, to Tackle Cybersecurity Threats at the Hardware Level
- Flex Logix Acquired By Analog Devices
E-mail This Article | Printer-Friendly Page |