Synopsys Agrees to Acquire MOSAID Semiconductor IP Assets
Purchase to Expand Industry-leading Standards-based Connectivity IP Solutions
MOUNTAIN VIEW, Calif. -- July 16, 2007 -- Synopsys, Inc. (NASDAQ: SNPS), a world leader in semiconductor design software, today announced it has signed a definitive agreement to acquire the semiconductor IP assets of MOSAID Technologies Inc. (TSX: MSD), a developer and licensor of semiconductor intellectual property. Synopsys plans to integrate such assets, consisting primarily of MOSAID's double data rate (DDR) memory controller and PHY semiconductor IP products, into its DesignWare® IP portfolio. The purchase will further increase the breadth of Synopsys' offerings in standards-based connectivity IP. The purchase price for the acquisition is approximately $15 million, payable in cash. The transaction is subject to customary closing conditions and is expected to close in August 2007.
DDR DRAM is a key component in many electronic systems manufactured today, from set-top boxes, high-definition TVs, video cameras and printers to computing, networking and communications equipment. With DDR2 DRAMs achieving speed grades up to 1067 Mbps and DDR3 DRAMs going up to 1600 Mbps, high-performance DDR interfaces become a critical factor in overall system performance. Timing and signal integrity issues can significantly complicate the design of DDR memory interfaces.
In the past, at speed grades of 500 Mbps and below, many companies have implemented the DDR interface by stitching together components such as delay-locked loops (DLLs) and phase-locked loops (PLLs). At DDR2 and DDR3 data rates, the same "roll your own" approach can cause designers to miss schedules or lower interface timing goals due to the difficulty in achieving timing closure. To better address these challenges, designers need a complete, integrated solution consisting of digital DDR memory controllers and process-specific mixed-signal DDR PHY IP that are proven to work at the required data rates.
"The addition of MOSAID's DDR memory interface IP and engineering team will give our mutual customers access to a complete, high-quality, silicon-proven DDR IP solution for a broad set of process technologies," said Joachim Kunkel, vice president and general manager, Intellectual Property and System Level Solutions, Synopsys. "With this acquisition, we continue to expand our industry-leading portfolio of standards-based connectivity IP so that our mutual customers can accelerate their time to market and minimize their design risk."
DDR2 and DDR3 memory interfaces are the latest additions to Synopsys' broad portfolio of standards-based connectivity IP. Synopsys' complete DesignWare DDR IP solution consists of digital memory controllers (protocol and memory controllers), hardened mixed-signal DDR PHYs, and verification IP. The combined product offering covers process nodes from 130nm to 65nm in today's leading foundry processes.
About Synopsys
Synopsys, Inc. (NASDAQ: SNPS) is a world leader in electronic design automation (EDA) software for semiconductor design. The company delivers technology-leading system and semiconductor design and verification platforms, IC manufacturing and yield optimization solutions, semiconductor intellectual property and design services to the global electronics market. These solutions enable the development and production of complex integrated circuits and electronic systems. Through its comprehensive solutions, Synopsys addresses the key challenges designers and manufacturers face today, including power management, accelerated time to yield and system-to-silicon verification. Synopsys is headquartered in Mountain View, California, and has more than 60 offices located throughout North America, Europe, Japan and Asia. Visit Synopsys online at http://www.synopsys.com/.
|
Synopsys, Inc. Hot IP
Synopsys, Inc. Hot Verification IP
Related News
Breaking News
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- RaiderChip Hardware NPU adds Falcon-3 LLM to its supported AI models
Most Popular
E-mail This Article | Printer-Friendly Page |