Denali IP Products Deployed in Next-Generation Dual-Core Packet Processors For Wireless Multimedia Networks
Palo Alto, Calif. -- August 31, 2007 —Denali Software, Inc. a world-leading provider of electronic design automation (EDA) software and intellectual property (IP), today announced that Mindspeed Technologies, Inc., (NASDAQ: MSPD), a leading supplier of semiconductor solutions for network infrastructure applications has implemented Denali's Databahn™ DDR memory controller IP in its Comcerto 100 Series SoC. Comcerto 100 Series packet processors enable service providers to cost-effectively support sophisticated applications, high-performance packet processing and quality of service (QoS) for the triple-play broadband home and small and medium-sized enterprise (SME) markets. Mindspeed engineers used Denali's Databahn™ DDR controller IP to achieve optimal system-level performance for its DRAM systems in the design of the Comcerto 100 Series devices.
"We succeeded with a very aggressive design schedule for the Comcerto 100 processor," said Surinder Dhaliwal, executive director of Core Technology at Mindspeed. "There were significant technical challenges and time-to-market pressures involved, but Denali's flexible DDR controller IP provided an optimal solution for the DDR DRAM subsystem, and allowed us to meet the design requirements of the design. Denali's industry-proven reputation for high-quality IP and memory expertise played a key role in this success."
The Databahn product provides a comprehensive infrastructure for configuring, analyzing, and generating the optimal memory controller for any given application. Denali's Databahn DDR memory controllers offer a powerful, multi-port solution with configurable features and functionality to satisfy system performance requirements.
Mindspeed's Comcerto 100 Series SoCs provide a range of pin-compatible devices that allow customer premise equipment (CPE) manufacturers to design a family of advanced gateway solutions using the same software architecture to support broadband home routers, enterprise service routers, and high-end integrated access devices. The Comcerto 100 Series device architecture includes a pair of high-performance ARM 11 processors, a security engine, a 64KB on chip memory, a 128KB L2 cache, plus a 64-bit wide, 165MHz multi-layer interconnect bus and built-in QoS and traffic management capabilities. These new devices enable service providers to deploy sophisticated, reliable services with the high-packet throughput required for delivering next-generation multimedia content to wireless home entertainment networks.
"High-quality IP is key to solving DDR memory system requirements, especially when dealing with sophisticated and high-throughput applications," said Brian Gardner, vice president of IP products for Denali. "With Databahn DDR controllers, we are providing customers with reliable and flexible memory systems that integrate well into the system environment. We also realize the importance to provide a solid roadmap of IP that enables customers to track DDR device economics for an overall IP solution that includes BOM considerations, and we are pleased to be working with Mindspeed to achieve this."
About Databahn DDR Memory Solutions
Denali's Databahn DDR memory solutions ensure compatibility with all the latest high-speed memory technologies as the configuration process is tightly integrated with Denali's database of memory component specifications, including all the latest SDRAM, DDR1, DDR2, DDR3, GDDR3, and LP-DDR devices from all major memory vendors and currently supports 27 vendor process nodes. Deliverables include: RTL and synthesis scripts, silicon-independent DDR PHY, verification testbench, static timing analysis (STA) scripts, programmable register settings, and documentation. Databahn controllers are compliant with all the latest memory devices.
About Denali
Denali Software, Inc. is a world-leading provider of electronic design automation (EDA) software and intellectual property (IP) for system-on-chip (SoC) design and verification. Denali delivers the industry's most trusted solutions for deploying PCI Express, NAND Flash and DDR DRAM subsystems. Developers use Denali's EDA, IP and services to reduce risk and speed time-to-market for electronic system and chip design. Denali is headquartered in Palo Alto, California and has offices around the world to serve the global electronics industry. More information about Denali, its products and services is available at www.denali.com.
|
Related News
- Altera Supports China Mobile Research Institute in Developing Next-Generation Wireless Networks
- Amlogic Unveils Market Leading Dual-Core ARM Cortex-A9 Processor-Based SoCs for Next-Generation Tablet, Set-Top-Box and Mobile Devices
- Marvell Selects Denali VIP Products for Next-Generation Products Enterprise-Wide Including Storage, Wireless, and Printer Businesses
- Next-Generation FlowThrough Security Processors Successfully Employs Denali DDR Controller IP
- Wintegra Selects Denali's Verification Software for Design of Next-Generation Access Processors
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |