Actel Libero IDE v8.1 Maximizes Power Efficiency with New Power-Driven Layout and Advanced Power Analysis
MOUNTAIN VIEW, Calif. -- November 19, 2007 -- Extending the company's industry-leading solutions for saving power at the chip and system levels, Actel Corporation has rolled out its Libero™ Integrated Design Environment (IDE) with significant new features, such as power-driven layout, that enable designers to further optimize designs to reduce dynamic power consumption by as much as 30 percent for a typical design. With the advanced power analysis capabilities built into Libero's SmartPower tool, the enhanced analysis environment is the first to give users a comprehensive understanding of power usage in all functional modes of the design. In addition, an innovative battery life estimation feature gives portable designers an accurate calculation of battery life based on their FPGA design power profile — a first for field-programmable gate array (FPGA) design tools.
"While the industry as a whole has made progress in providing power-efficient chips and systems, Actel solutions clearly set the standard for low-power consumption," said Jim Davis, vice president of software engineering at Actel. "With the advanced layout optimization and power analysis capabilities delivered in Libero IDE v8.1, designers can be even more efficient in the implementation of solutions that consume the lowest possible power."
The new version of Libero supports all of the company's low-power families, including the ultra low-power Actel IGLOO FPGAs and the mixed-signal Actel Fusion Programmable System Chips (PSCs).
Power-Driven Layout Reduces Dynamic Power by as much as 30 Percent
A new option in Libero actively utilizes SmartPower's design analysis data for power-driven layout, which enables users to quickly realize dynamic power savings through the reduction of the capacitive loading of the nets. While average IGLOO power consumption is reduced by 13 percent, some designs can reduce consumption by as much as 30 percent.
Battery Life Estimation Aids Designers of Portable, Battery-operated Applications
With Libero IDE v8.1, SmartPower provides designers the ability to create power profiles to help estimate necessary power supply and battery requirements. Defined by the user, the power profile is the percent of time the FPGA will be in a combination of custom or functional modes, such as Active, Standby, or Flash*Freeze. To provide battery life estimation for portable or handheld designs, for example, the user inputs the desired battery's current capacity as well as the power profile of the FPGA. SmartPower then displays the expected battery life as well as a realistic and accurate report of power consumption based on the true power profile of the target FPGA.
Enhanced SmartPower Analysis Enables Power Efficiency in Portable Designs
The Libero IDE v8.1 also features enhanced SmartPower functionality, which enables analysis of the entire FPGA as well as specific portions of the device or design, such as clock domains, switching cycles, and spurious transitions, which individually contribute to overall power consumption of the device. A cycle-accurate power analysis option, for example, allows designers to look at peak power per clock cycle as well as the average power for the entire simulation.
The switching analysis option in the SmartPower tool identifies "hazards," or spurious transitions, that contribute to higher power consumption, allowing the user to address them and make corrections to reduce the power consumption. In a typical design, hazards can account for as much as 20 percent of the power consumed. In some circuits, such as combinational adders, the power dissipation caused by spurious transitions can be as high as 70 percent of the total power.
Availability
The Actel Libero IDE 8.1 Platinum edition is available on Windows and Linux platforms for $2495. A limited feature Gold edition is available on Windows for free. All editions are one-year renewable licenses. For further information about pricing and availability, please contact Actel.
About Actel
Attacking power consumption from both the chip and the system levels, Actel Corporation's innovative FPGAs and programmable system chip solutions enable power-efficient design. The company is traded on the NASDAQ National Market under the symbol ACTL and is headquartered at 2061 Stierlin Court, Mountain View, Calif., 94043-4655. For more information about Actel, visit http://www.actel.com.
|
Microsemi Hot IP
Related News
- Actel's Libero IDE v8.6 Continues to Lead the Way in Low Power Design and Analysis
- Actel Offers Additional Power Reduction and Simplifies Design Creation With Libero IDE 8.4
- Actel Refines Libero IDE to Improve Design Flow for Low-Power IGLOO FPGAs and Mixed-Signal Fusion PSCs
- Actel's Libero IDE Delivers Unmatched Value, Flexibility and Efficiency for Complex FPGA-Based Designs
- SigmaSense Teams Up with Dolphin Design to Deliver Power Efficiency in their Advanced SDC300 Touch Controller
Breaking News
- Arm loses out in Qualcomm court case, wants a re-trial
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
Most Popular
E-mail This Article | Printer-Friendly Page |