Synopsys Delivers Industry's First Certified USB 2.0 PHY IP for Advanced 45-Nanometer Process
MOUNTAIN VIEW, Calif. -- April 15, 2008 -- Synopsys, Inc. (NASDAQ: SNPS), a world leader in software and IP for semiconductor design and manufacturing, today announced that its DesignWare® USB 2.0 nanoPHY is the first 45-nanometer (nm) USB 2.0 PHY intellectual property (IP) to successfully pass the USB Implementers Forum Hi-Speed USB PHY certification. Synopsys' industry-leading USB 2.0 nanoPHY mixed-signal IP, now available in the 45-nm process node, uses half the power and die area compared to previous USB PHY IP solutions and enables faster time-to-market with reduced risk.
The DesignWare USB 2.0 nanoPHY IP is targeted for a broad range of high-volume, mobile and consumer applications where the key requirements include minimal area and low power consumption. This IP addresses these key requirements by implementing an architecture that provides a highly effective combination of small area, low power consumption and minimal leakage. In addition, the DesignWare USB 2.0 nanoPHY IP has unique built-in tuning circuits that enable quick, post-silicon adjustments to account for unexpected chip/board parasitics or process variations without the need to modify the existing design. This feature allows designers to increase yield and minimize the cost of expensive silicon re-spins.
The DesignWare USB 2.0 nanoPHY is part of the complete USB 2.0 IP solution from Synopsys, which includes the USB 2.0 digital controllers, PHY and verification IP. Synopsys offers a comprehensive portfolio of USB IP for 180-nm, 130-nm, 90-nm, 65-nm and now 45-nm process technologies. The DesignWare USB IP products have been certified in hundreds of USB applications and are shipping in high volume production.
"As the technology leader of USB IP for six years in a row, Synopsys provides designers with low-risk, high-quality USB PHY IP solutions that are silicon-proven and certified" said John Koeter, senior director of marketing for IP and Services at Synopsys. "Our strong engineering investment, as demonstrated by being first to 45-nanometer certification, enables designers to rely on Synopsys for their USB PHY IP needs, whether they are implementing a design in a mature 180-nanometer process technology or developing the most advanced 45-nanometer ASIC."
Availability
The logo-certified DesignWare USB 2.0 nanoPHY IP for the 45-nm process is available now. In addition, the USB 2.0 nanoPHY for the 40-nm process is currently scheduled to be available in the second half of 2008. Please contact Synopsys for specific foundry support.
The complete DesignWare USB 2.0 solution, including the PHY IP (ranging from 180-nm to 45-nm), digital controllers and verification IP are also available today. For more information on the DesignWare USB IP or to take a virtual tour of the Synopsys USB IP lab, please visit: http://www.synopsys.com/designware.
About DesignWare IP
Synopsys offers a broad portfolio of high-quality, silicon-proven digital, mixed-signal and verification IP for system-on-chip designs. As a leading provider of connectivity IP, Synopsys delivers the industry's most complete solutions for widely used protocols such as USB, PCI Express, SATA, Ethernet and DDR. In addition to connectivity IP, Synopsys offers SystemC transaction level models to build virtual platforms for rapid, pre-silicon development of software. When combined with a robust IP development methodology, extensive investment in quality and comprehensive technical support, DesignWare IP enables designers to accelerate time-to-market and reduce integration risk. For more information on DesignWare IP, visit http://www.synopsys.com/designware
About Synopsys
Synopsys, Inc. (NASDAQ: SNPS) is a world leader in electronic design automation (EDA) software and IP for semiconductor design. The company delivers technology-leading system and semiconductor design and verification platforms, IC manufacturing and yield optimization solutions, semiconductor intellectual property and design services to the global electronics market. These solutions enable the development and production of complex integrated circuits and electronic systems. Through its comprehensive solutions, Synopsys addresses the key challenges designers and manufacturers face today, including power management, accelerated time to yield and system-to-silicon verification. Synopsys is headquartered in Mountain View, California, and has more than 60 offices located throughout North America, Europe, Japan and Asia. Visit Synopsys online at http://www.synopsys.com/.
|
Synopsys, Inc. Hot Verification IP
Related News
- Synopsys DesignWare USB 2.0 NanoPHY and PCI Express PHY IP Achieve Compliance in SMIC's 130-NM Process Technology
- inSilicon's Certified USB 2.0 PHY is the Connectivity Choice For Oak Technology's Advanced Imaging
- Synopsys DesignWare USB 2.0 nanoPHY and PCI Express 1.1 PHY IP First to Achieve Compliance in UMC's 65-Nanometer Process Technologies
- Synopsys Introduces Validated USB 2.0 nanoPHY IP for TSMC'S Nexsys 90-LP Process
- Synopsys Offers First Certified TSMC 90-Nanometer USB 2.0 OTG PHY IP
Breaking News
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |