Synopsys Releases Proven VMM Methodology Standard Library and Applications Under Apache Open Source License
MOUNTAIN VIEW, Calif. -- May 28, 2008 -- Synopsys, Inc. (Nasdaq: SNPS - News), a world leader in software and IP for semiconductor design and manufacturing, today announced it has released the source code for its complete implementation of the proven VMM verification methodology for SystemVerilog, including the VMM Standard Library and VMM Applications, under the popular Apache 2.0 open source license. Synopsys' implementation of the VMM methodology, originally defined in the Verification Methodology Manual for SystemVerilog, was recently donated to the Accellera standards organization to speed development of verification interoperability standards. By releasing its implementation of the VMM methodology, Synopsys has enabled users and vendors from across the industry to take immediate advantage of the years of investment in VMM methodology development as Accellera begins its standardization efforts. Synopsys' complete implementation of the VMM methodology is available as a free download at http://www.vmmcentral.org.
"With the daunting complexity of today's SoCs and their associated testbenches, it's increasingly important that development teams deploy re-usable Verification IP that is designed to interoperate at the SoC level," said Paul Tobin, director of AMD's Verification Center of Expertise. "Synopsys' open sourcing of VMM and its donation to Accellera for consideration by the VIP technical subcommittee are positive steps towards the standardization and open interoperability between EDA tools that users need."
"By releasing its VMM implementation under the Apache license, Synopsys is inviting the entire industry to use the same proven methodology successfully deployed on hundreds of projects around the world," said Manoj Gandhi, senior vice president and general manager of the Verification Group at Synopsys. "This move supports Accellera's verification interoperability objectives by enabling users to more easily share VMM environments and components as Accellera develops a verification interoperability standard."
Download, Learn and Participate at VMM Central
VMM Central is a comprehensive online resource for designers using the VMM methodology. Synopsys' complete implementation of VMM, which is available for free download at http://www.vmmcentral.org includes:
- -- VMM Standard Library
- -- VMM Register Abstraction Layer application
- -- VMM Reusable Environment Composition application
- -- VMM Memory Allocation Manager application
- -- VMM Hardware Abstraction Layer application
- -- VMM Data Stream Scoreboard application
- -- VMM Macro Library
- -- Documentation for the VMM Standard Library and VMM Applications
- -- VMM utilities, including RALGEN and VMMGEN, for rapid environment development
- -- Example VMM environments
- -- HVP verification planning language specification
- -- User papers and technical articles
- -- VMM user discussion forum
- -- "Verification Martial Arts" blog by Janick Bergeron, Synopsys fellow and co-author of the Verification Methodology Manual for SystemVerilog
Proven and Trusted VMM Methodology
The VMM methodology has been successfully deployed by hundreds of project teams across the globe since its release in 2005, and over 50 technical papers and tutorials on the VMM methodology have been presented at Synopsys Users Group (SNUG®) meetings and other venues. Companies that have used VMM to address their verification challenges and/or have contributed to VMM include: Alacritech, AMD, Analog Devices, ARM, Axis Communication, Broadcom, Commex Technologies, CreVinn Teoranta, Denali, Emulex, Enterasys Networks, Ericsson, Faraday Technology, Fore River Group, General Dynamics, HCL Technologies, HiSilicon Technologies, Innovative Logic, Integrated Device Technology, Intellon, ITT Corporation, Jen2, LOA Technologies, Mindtree Consulting, Neterion, NextIO, OKI Network LSI, Patni, Ross Video, Silicon Logic Engineering, Solarflare Communications, STARC, Sun Microsystems, SyoSil, Tego, Texas Instruments, Transnoma Medical, Transwitch India, Verivue, Virident Systems, Wavesat Telecom, Wipro Technologies, and more.
VMM Ecosystem Based on Broad Vendor Support
A large number of EDA suppliers, consultants, and training organizations throughout the industry are able to leverage VMM technology and expertise to create tools, verification IP (VIP), training, and services for chip development teams through the VMM Catalyst Program. More than 60 companies are currently members of the VMM Catalyst program, including: Aldec, Avery Design Systems, Blue Pearl Software, Bluespec, Callidus Systems, Certess, ChipRight, Computer Based Education, Contemporary Verification Consultants, Doulos, eInfochips, EVE, JEDA Technologies, Kacper Technologies, Krispan, Masamb Electronics Systems, Mimasic, NoBug, Novas Software, nSys Design Systems, Paradigm Works, Perfectus Technology, Productivity Design Tools, Silicomotive Solutions, Silicon Interfaces, Star-Mountain, Sunburst Design, Sutherland HDL, Synterix, ThurstIC, TransEDA, UV-Tech Consulting & Training, VeriEZ Solutions, Verific Design Automation, Verification Central, Verifore, VeriSure Digital, Winterlogic, XtremeEDA, Zocalo Tech, and more.
VMM User Forum at DAC
Synopsys is sponsoring a VMM User Forum luncheon at the Design Automation Conference (DAC) in Anaheim, Calif. on June 10, 2008. Join Synopsys and VMM users to explore how VMM has extended methodology beyond base classes. For more information and to register, please visit http://www.synopsys.com/dacvmm/. The VMM methodology will also be featured in Synopsys' main booth at DAC (booth # 1349) and in the Synopsys Standards Booth at DAC (booth # 1541).
About Synopsys
Synopsys, Inc. (Nasdaq: SNPS - News) is a world leader in electronic design automation (EDA), supplying the global electronics market with the software, intellectual property (IP) and services used in semiconductor design and manufacturing. Synopsys' comprehensive, integrated portfolio of implementation, verification, IP, manufacturing and field-programmable gate array (FPGA) solutions helps address the key challenges designers and manufacturers face today, such as power and yield management, system-to-silicon verification and time-to-results. These technology-leading solutions help give Synopsys customers a competitive edge in bringing the best products to market quickly while reducing costs and schedule risk. Synopsys is headquartered in Mountain View, California, and has more than 60 offices located throughout North America, Europe, Japan, Asia and India. Visit Synopsys online at http://www.synopsys.com/.
|
Synopsys, Inc. Hot Verification IP
Related News
- Synopsys Donates Proven VMM Methodology Library and Applications to Accellera
- Silicore Releases VMEbus to PCI Bridge System-on-Chip (SoC) Under Open Source License
- Nangate Releases 15nm Open Source Digital Cell Library
- Paradigm Works Releases Free Open Source Software for VMM-based Verification
- Sun Microsystems Expands Community for SPARC With Release of UltraSPARC T1 Processor Design Under Free, GNU GPL Open Source License
Breaking News
- Logic Design Solutions launches Gen4 NVMe host IP
- ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
- M31 is partnering with Taiwan Cooperative Bank to launch an Employee Stock Ownership Trust to strengthen talent retention
- Sondrel announces CEO transition to lead next phase of growth
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
Most Popular
- Arm's power play will backfire
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PUFsecurity Collaborate with Arm on PSA Certified RoT Component Level 3 Certification for its Crypto Coprocessor to Provide Robust Security Subsystem Essential for the AIoT era
E-mail This Article | Printer-Friendly Page |