Genesys Logic Selects nSys for SuperSpeed USB Verification
November 18, 2008 – nSys Design Systems Pvt. Ltd. (nSys), developers of the World’s largest portfolio of Verification IPs today announced that Genesys Logic, Inc. has licensed nVS (nSys Verification Suite) for SuperSpeed USB for the development of the SuperSpeed based designs. Genesys Logic engineers are using the nVS verification IP to simulate, and verify the USB 3.0 interface of the next generation Genesys Logic chips. The use of nVS will help the Genesys Logic team eliminate bugs at the pre-silicon stage at a much faster rate than they had anticipated, reducing time-to-market while having higher quality end products.
"The USB 3.0 nVS is providing us independent interpretation of the SuperSpeed USB specifications," said Tina Chen, VP Engineering at Genesys Logic. “The nVS is helping find bugs before the design is implemented in silicon. We have been using other Verification IPs from nSys for the last several years and the consistency of interface and operation across the nVS family helped us drastically reduce the learning curve and hence Accelerated our SuperSpeed USB based design."
Genesys Logic specializes in high speed I/O technology, specifically USB 2.0 and PCI Express chip technology development. In this area, Genesys Logic is one of Taiwan's most outstanding companies.
"nSys is focused on providing industry leaders such as Genesys Logic with tools for verifying designs based upon SuperSpeed USB," said Atul Bhatia, CEO nSys Design Systems. “We are pleased to deliver USB 3.0 nVS to early adopters who are eager to verify their SuperSpeed USB designs."
About USB 3.0 nVS
The USB 3.0 nVS (nSys Verification Suite) is a complete verification solution consisting of Bus Function Model (BFM), Monitor, Checker and Test Suites for functional verification of all types of USB 3.0 based designs. The nVS allows design and verification engineers to quickly and extensively test the entire functionality of USB 3.0 compliant devices. Availability of Test Suites enables the designer to focus on features unique to the design. The nVS family of products are available in SystemVerilog (OVM/VMM) and Verilog. All the nVS family of products are integrated to work with popular languages/environments like ‘e’, SystemC, OpenVera and VHDL.
For more information and to register for Evaluation license of USB 3.0 nVS, visit: www.nsysinc.com/usb3
Availability
The USB 3.0 nVS is available now for all popular simulators and verification environments.
About nSys: nSys leverages the world’s largest portfolio of Verification IPs it has developed, to provide products & services to Accelerate Designs of its customers developing ASIC or FPGA. The nVS family has proven VIPs for standard interfaces such as PCI Express, Ethernet, SATA, SAS, AXI, USB, SDIO, DDR3, DDR2 etc. For more information, please visit www.nsysinc.com
About Genesys Logic
Established 1997 in Taipei County, Taiwan, Genesys Logic's primary business is the design and research and development of electric circuits, semiconductors, digital communications products, computer peripherals, and other related products. Genesys Logic specializes in high speed I/O technology, specifically USB 2.0 and PCI Express chip technology development. In this area, Genesys Logic is one of Taiwan's most outstanding companies.
In the USB market, Genesys Logic makes use of its own core technology design, aside from computer market applications; Genesys Logic has also applied the technology in consumer electronics and telecommunications products.
For more information, please visit Genesys Logic, Inc. at www.genesyslogic.com
|
Related News
- Genesys Logic Showcases USB 3.0 Family of Products at CES 2011
- Genesys Logic's GL3310 Receives the First USB-IF SuperSpeed USB Bus-Power Certificate
- Genesys Logic Receives USB-IF Certification for SuperSpeed USB Product
- Genesys Logic Will Display USB 3.0 Products at CES 2010
- Genesys Logic Selects nSys for PCI Express Verification
Breaking News
- Logic Design Solutions launches Gen4 NVMe host IP
- ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
- M31 is partnering with Taiwan Cooperative Bank to launch an Employee Stock Ownership Trust to strengthen talent retention
- Sondrel announces CEO transition to lead next phase of growth
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
Most Popular
- Arm's power play will backfire
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PUFsecurity Collaborate with Arm on PSA Certified RoT Component Level 3 Certification for its Crypto Coprocessor to Provide Robust Security Subsystem Essential for the AIoT era
E-mail This Article | Printer-Friendly Page |