Lattice's ispLEVER 7.2 FPGA Design Tool Suite Continues to Elevate Designers' Productivity
Latest Software Version Includes Advanced Place and Route Algorithms for More Efficient FPGA Design
HILLSBORO, OR - DECEMBER 15, 2008 - Lattice Semiconductor (NASDAQ: LSCC) today announced Version 7.2 of its ispLEVER® FPGA design tool suite with advanced place and route algorithms that deliver higher performance results in as much as 30% less time. The ispLEVER 7.2 software also now supports Lattice's "clock boosting" flow for the LatticeECP2™ and LatticeECP2M™ FPGA families. Clock boosting can result in up to a 5% increase in FMax with no additional user input. In addition to performance improvements, ispLEVER Version 7.2 continues to improve designers' productivity with additional control, analysis and workflow enhancements, and includes the latest release of Synopsys' Synplify Pro® advanced FPGA synthesis solution.
“Our ispLEVER design tools continue to evolve in order to satisfy the needs of FPGA designers,” said Mike Kendrick, Lattice’s Manager of Software Product Planning. “This latest release of our software design tool suite includes many features that improve the performance, usability and control of the tools.”
Performance and Workflow Improvements
Using innovative new place and route techniques, ispLEVER software can now analyze a design and automatically choose the most appropriate algorithm for the design’s topology. For example, in a design with a connectivity pattern that is more likely to lead to routing congestion, the tool will automatically choose an algorithm that is appropriate to find better results in less time. In some cases the chosen algorithm can reduce runtime as much as 30%.
Properly constrained clock domains and cross-domain datapaths are critical to closing timing in today’s multi-clock designs. The Trace static timing analysis report now includes a “clock domain analysis” section. This is very useful for understanding the nature of the clock domains in the design, how they are currently constrained, where there are gaps in the constraint set and the datapaths that exist between the clock domains. In addition, the ispLEVER 7.2 tool suite gives more user control over the use of Global Set/Reset routing. This can result in improved routability and performance for designs with demanding routing requirements.
Also in this release, messages issued by the software’s Project Navigator may be traced through a mouse click directly to the related line of source text opened in the user’s favorite editor. Finally, source files may be imported using a list file, which eases the sharing of files between design tools.
Pricing and Availability
Lattice’s ispLEVER 7.2 for Windows, Linux and UNIX users is available immediately without charge for customers with active design tool maintenance. The full ispLEVER design tool suite is priced at $1295 for the Windows version.
About the Lattice ispLEVER Design Tool Suite
The ispLEVER Design Tool Suite is the flagship design environment for the latest Lattice FPGA products. It provides a complete set of powerful tools for all design tasks, including project management, IP integration, design planning, place and route, in-system logic analysis and more. The ispLEVER software is provided on CD-ROM and DVD for Windows, UNIX or Linux platforms. The ispLEVER suite includes Synopsys Synplify Pro synthesis for all operating systems supported and Aldec’s Active-HDL™ Lattice Edition simulator for Windows.
About Lattice Semiconductor
Lattice is the source for innovative FPGA, CPLD and Mixed Signal programmable logic solutions. For more information, visit www.latticesemi.com.
|
Related News
- Lattice Announces Update to ispLEVER FPGA Design Tool Suite
- Lattice Announces ispLEVER 7.1 Service Pack 1 FPGA Design Tool Suite
- Lattice Announces ispLEVER 7.0 Service Pack 2 FPGA Design Tool Suite
- Lattice ispLever 7.0 Service Pack 1 FPGA Design Tool Suite Now Available
- InterMotion Technology boosts IP verification productivity for Lattice Semiconductor's CrossLink FPGA family using Aldec's Active-HDL
Breaking News
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- Veriest Solutions Strengthens North American Presence at DVCon US 2025
- Intel in advanced talks to sell Altera to Silverlake
- Logic Fruit Technologies to Showcase Innovations at Embedded World Europe 2025
- S2C Teams Up with Arm, Xylon, and ZC Technology to Drive Software-Defined Vehicle Evolution
Most Popular
- Intel in advanced talks to sell Altera to Silverlake
- Arteris Revolutionizes Semiconductor Design with FlexGen - Smart Network-on-Chip IP Delivering Unprecedented Productivity Improvements and Quality of Results
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- YorChip announces Low latency 100G ULTRA Ethernet ready MAC/PCS IP for Edge AI
- AccelerComm® announces 5G NR NTN Physical Layer Solution that delivers over 6Gbps, 128 beams and 4,096 user connections per chipset
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |