eInfochips announces VMM based HDMI Verification IP for the Synopsys DesignWare Verification IP Alliance program
Ahmedabad -- Feb 12, 2009 -- eInfochips Ltd., a leading IP driven design services company today announced the availability of Verification Methodology Manual (VMM) based HDMI Verification IP (VIP). The HDMI Verification IP will be included in the newly announced Synopsys DesignWare® Verification IP Alliance program. eInfochips was pre-qualified and selected by Synopsys to be a part of the Alliance program based on its deep experience in verification methodology, VMM and verification IP development. In addition, eInfochips offers a robust IP development methodology, an extensive investment in quality and comprehensive technical support. The DesignWare Verification IP Alliance program gives designers access to a broader range of VMM-enabled verification IP, which complements the DesignWare Verification IP portfolio.
For details on this IP, please visit: http://www.einfochips.com/services/asic/IP/HDMI-VMM-IP.php
“The release of this HDMI verification IP is a key reason why we created the DesignWare Verification IP Alliance program,” said John Koeter, vice president of marketing for the Solutions Group at Synopsys. “By collaborating with experienced verification IP providers such as eInfochips, we enable the broader availability of VMM-based VIP to help speed test bench development time.”
“We have been developing verification IP for many years and have seen an increasing demand for VMM-based verification IP,” said Sribash Dey, VP of Sales at eInfochips. “By working closely with Synopsys, our mutual customers can have access to a wider range of VMM-based Verification IP that helps accelerate their verification process.”
Key Features:
eInfochips’ HDMI VMM Ready VIP is a highly configurable, reusable, scalable and extensible verification intellectual property that complies to HDMI 1.3a specifications. It supports Deep Color mode and is capable of handling Pixel Encoding such as RGB 4:4:4, YCBCR 4:2:2, YCBCR 4:4:4 from 25Mhz through 165Mhz. Users may configure the IP to enable/disable Source, Sink, Monitor, Functional Coverage and Scoreboard and also define video formats, scanning formats, pixel rates, format timing, frame count & audio sampling frequencies. The HDMI VIP has a built-in monitor for protocol monitoring and functional coverage model and supports type A connector and DDC. It can operate at Video Data Period, Data Island Period and Control Period modes and can inject error in HDMI and DDC Transactions while performing checks using transaction scoreboard.
Deliverables:
Deliverables include VMM Ready HDMI VIP encrypted source in SystemVerilog language, release notes, user's guide, test suite and demos for easy feature demonstration. For more information on this IP please visit: http://www.einfochips.com/services/asic/IP/HDMI-VMM-IP.php
Support & Availability:
eInfochips provides regular product updates and expert consultation to its esteemed customers. Our verification experts are available round the clock to meet all customer requirements related to integrating verification components into their test environment and to meet all other support related issues.
HDMI VMM Verification IP is now available, for pricing details write to us at sales@einfochips.com
About the DesignWare Verification IP Alliance and DesignWare
The DesignWare Verification IP (VIP) Alliance Program connects engineers to a broader range of VMM-enabled verification IP, complementing the DesignWare VIP portfolio. Members of the Alliance have extensive experience in verification methodology, VMM, and verification IP development. The Verification IP included in the Alliance program will be developed using common guidelines to help ensure that a consistent use model is delivered to engineers.
Synopsys’ DesignWare offers a broad portfolio of high-quality, silicon-proven digital, mixed-signal and verification IP for system-on-chip designs. As a leading provider of connectivity IP, Synopsys delivers the industry's most comprehensive solutions for widely used protocols such as USB, PCI Express, SATA, Ethernet and DDR. In addition to connectivity IP, Synopsys offers SystemC transaction-level models to build virtual platforms for rapid, pre-silicon development of software. For more information on DesignWare IP, visit: http://www.synopsys.com/designware.
About eInfochips
eInfochips is a leading IP driven Product Development Services company with the range of services & solutions in ASIC/Chip, Embedded System and Software Product Development. eInfochips’ Chip/ASIC group has capabilities spanning from ASIC/Chip design & verification, physical design, FPGA design & prototyping and IP Cores development and integration. eInfochips has contributed to over 130+ chip designs in automotive, consumer, semiconductor, avionics, networking and communication, video, security/surveillance industries through its wide array of RTL to GDS II services and solutions.
|
Related News
- eInfochips Announces VMM-Enabled MIPI CSI-2, DSI & HSI and SDIO Verification IP for the Synopsys DesignWare Verification IP Alliance Program
- Synopsys Launches DesignWare USB Software Alliance Program
- New DesignWare Verification IP Alliance Program Expands Availability of High-Quality VMM-Enabled Verification IP
- Novatek Adopts Synopsys' Industry-First HDMI 2.1 with HDCP 2.2 Verification IP and Test Suite
- Synopsys Extends Verification FastForward Program, Enabling Cadence Incisive and Mentor Graphics Questa Users to Adopt VCS Simulation with Fine-Grained Parallelism Technology
Breaking News
- Cadence to Acquire Secure-IC, a Leader in Embedded Security IP
- Blue Cheetah Tapes Out Its High-Performance Chiplet Interconnect IP on Samsung Foundry SF4X
- Alphawave Semi to Lead Chiplet Innovation, Showcase Advanced Technologies at Chiplet Summit
- YorChip announces patent-pending Universal PHY for Open Chiplets
- PQShield announces participation in NEDO program to implement post-quantum cryptography across Japan
Most Popular
- Alphawave Semi to Lead Chiplet Innovation, Showcase Advanced Technologies at Chiplet Summit
- Altera Launches New Partner Program to Accelerate FPGA Solutions Development
- Electronic System Design Industry Posts $5.1 Billion in Revenue in Q3 2024, ESD Alliance Reports
- Breaking Ground in Post-Quantum Cryptography Real World Implementation Security Research
- YorChip announces patent-pending Universal PHY for Open Chiplets
E-mail This Article | Printer-Friendly Page |