Sequans Speeds Tapeout of 65-Nanometer Mobile WiMAX Single Die Baseband Chip with Cadence Low-Power Solution
SAN JOSE, Calif. -- Mar 25, 2009 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), the leader in global electronic design innovation, announced today that Sequans Communications, an industry leader in fixed and mobile WiMAX chipmaker, has used the Cadence® Low-Power Solution to implement innovative power-efficient design techniques into its newest 65-nanometer Mobile WiMAX baseband and RF single die chip, the SQN1210, which was unveiled at the Mobile World Congress in Barcelona.
Sequans' new chip represents another milestone reached in advancing WiMAX technology, as it integrates baseband and triple band RF into a single die, and does not require an external DRAM memory bank, resulting in even more area savings for system integrators. In addition, the chip is capable of operating at 600MHz while still operating with minimal power consumption of less than 350mW, with fully loaded MIMO traffic. During standby mode, the chip's total power drops to less than 0.5mW, leading to prolonged battery life for devices powered by the chip. The Cadence Low Power Solution contributed to these innovative low power achievements.
Sequans was able to optimize the power by using multi-mode, multi-corner analysis and multi-supply voltages to reduce power consumption by up to 95 percent in power shut-off mode. Total design turnaround time was accelerated by using the Common Power Format (CPF)-enabled flow, which preserves design intent (thereby eliminating painfully slow manual translations), and by calling upon Cadence Design Services for expert advice. Finally, Sequans employed a closed-loop power verification methodology to fully validate the design before tapeout, resulting in first-pass silicon success.
"One of our key is our ultra-low-power consumption," said Laurent Sibony, IC design director of Sequans Communications. "The Cadence Low-Power Solution allowed us to meet and exceed our performance and power targets for this important device. In addition, theCadence Design services organization's commitment to our success played a key role in allowing us to achieve our market window."
The Cadence Low-Power Solution continues its leadership role as a robust solution used in dozens of production tapeouts. Sequans used the complete CPF-enabled Cadence Low-Power Solution for this project, including the Incisive® Enterprise Simulator, Encounter® Conformal® Low Power, Encounter RTL Compiler and Encounter Digital Implementation System. Cadence Design Services provided expertise on physical implementation and signoff power analysis for this design.
Using the integrated signoff power analysis capabilities in the Encounter Digital Implementation System, Cadence Design Services was able to obtain real-time signoff power analysis during implementation, including voltage drop and power switch electrical verification, significantly reducing design turnaround time.
"Sequans' tremendous success is a tribute, in part, to the efficiency of the Cadence Low-Power Solution and the Cadence Design Services team," said Steve Carlson, vice president of Low-Power Solutions at Cadence. "The Sequans tapeout experience demonstrates that the Cadence Low-Power Solution delivers on rigorous power budgets, while improving design efficiency."
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
|
Cadence Design Systems, Inc. Hot IP
Cadence Design Systems, Inc. Hot Verification IP
Related News
- SMIC Adopts Cadence DFM and Low-power Silicon Realization Technology for 65-Nanometer Reference Flow
- Cadence Low-Power Solution Enables Fujitsu Microelectronics Tapeout of 65nm WiMAX Design
- Imagination Optimizes PPA and Speeds the Delivery of Low-Power GPUs Using AI-Driven Cadence Cerebrus in the OnCloud Platform
- Faraday Technology and NemoChips Team-Up to Build Next Generation Low Power Mobile Platform based upon the Cadence Low-Power Solution
- Altair Semiconductor Integrates MIPS Technologies' Analog and Processor IP in Ultra Low-power Mobile WiMAX Processor
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |