eASIC eTools 8.1 Design Suite Reduces Design Time by 40%
New eTools 8.1 Enables Designers to Achieve up to 30% Higher Performance in 40% Less Time
Santa Clara, CA – May 6, 2010 – eASIC Corporation, a provider of NEW ASIC devices, today announced the immediate availability of its eTools 8.1 Design Suite for implementing 45nm Nextreme-2 designs. The eTools 8.1 tool suite delivers a robust ASIC grade design flow with the simplicity and ease of design that is normally associated with FPGA design tools. New features and enhancements in eTools 8.1 enable designers to reduce overall design time by up to 40% while increasing design performance by up to 30% compared to the previous eTools 8.0 suite.
New features and utilities within eTools 8.1 focus on reducing design conversion and implementation time, while enhancing the overall quality of results. The rich tool suite now includes a complete floorplanner with interactive regioning capability, and a powerful new detailed placer based on a set of new advanced proprietary algorithms that are optimized for eASIC’s single via customization logic architecture. Both utilities also combine to facilitate rapid timing closure on complex NEW ASIC designs. eTools 8.1 also includes unique capabilities that enable rapid RTL design conversion from traditional design platforms such as FPGA and ASIC.
“An increasing number of FPGA designers are using our technology to reduce the cost and power of their designs, but they want design time to be quick once they have finalized their FPGA design. With eTools 8.1 we focused on speeding up the key steps in the design process. Initial feedback indicates that we have made significant strides to help designers quickly convert and implement their designs onto Nextreme-2 and achieve their desired performance", said Dr. Ranko Scepanovic, Senior Vice President, Software and Advanced Technology at eASIC Corporation.
Unlike traditional standard cell ASIC flows, the eTools 8.1 design flow enables designers to focus their efforts on achieving the desired functionality and timing of their design, and not on arduous complex tasks such as power mesh design, signal integrity, test insertion, DFM (design for manufacture) and clock insertion encountered in ASIC design process. As a result, designers are able to rapidly progress from their initial RTL to a netlist-level, or placed-gates handoff to eASIC. Designers have the option of performing synthesis using industry standard logic synthesis tools.
FPGA and ASIC designers can try a free 30-day evaluation of eTools 8.1 and Magma logic synthesis software by visiting www.easic.com/etools
About eASIC
eASIC is a fabless semiconductor company offering breakthrough NEW ASIC devices aimed at dramatically reducing the overall cost and time-to-production of customized semiconductor devices. Low-cost, high-performance and fast-turn ASIC and System-on-Chip designs are enabled through patented technology utilizing Via-layer customizable routing. This innovative fabric allows eASIC to offer a new generation of ASICs with significantly lower up-front costs than traditional ASICs.
Privately held eASIC Corporation is headquartered in Santa Clara, California. Investors include Khosla Ventures, Kleiner Perkins Caufield and Byers (KPCB), Crescendo Ventures, Advanced Equities Incorporated and Evergreen Partners. For more information on eASIC please visit www.eASIC.com
|
Related News
- IC Compiler II with Advanced Fusion Technologies Delivers Optimal QoR and Reduces ECO Turnaround Time More Than 40% at Juniper Networks
- IC Compiler II with Advanced Fusion Technologies Delivers Optimal QoR and Reduces ECO Turnaround Time More Than 40% at Juniper Networks
- Veridae Systems Delivers Silicon Debug and Validation Suite that Reduces Overall Complex IC Development Time by 10 to 30%
- Dolphin Integration reduces silicon area by 40 % on its new audio codecs targeting wireless devices
- New ARM IP Tooling Suite Reduces SoC Integration Time from Months to Days
Breaking News
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |