ONFI Introduces New 2.3 Specification with ECC Offload Functionality
ONFI Also Announces Continued Progress of 3.0 Specification to Reach Speeds of 400 MT/s
SANTA CLARA, Calif., Aug. 16, 2010 The Open NAND Flash Interface (ONFI) Working Group, the organization dedicated to simplifying integration of NAND Flash memory into consumer electronic devices, computing platforms, and industrial systems, today introduced its new ONFI 2.3 specification, which includes the EZ-NAND protocol. EZ-NAND, which stands for error correction code (ECC) Zero NAND, was designed to remove the burden of the host controller to keep pace with the fast changing ECC requirements of NAND technology.
In today’s NAND implementations, the host controller must assume responsibility for all NAND management functions, including block management, wear leveling, and ECC. With ECC being almost solely dependent on the NAND technology and not the system, EZ-NAND will alleviate the issue of controller manufacturers having to implement and keep up with the rapidly changing NAND ECC requirements.
“ONFI’s new 2.3 specification with its EZ-NAND protocol provides the ultimate win-win scenario,” said Kevin Kilbuck, chair of the ONFI marketing committee and director of strategic NAND marketing for Micron. “NAND continues to scale at its own technology cadence while host controllers can be optimized for a variety of applications, free of ECC management issues. This can enable longer platform cycles for customers and potentially lower system cost.”
“EZ-NAND enables faster adoption of new technologies by having NAND providers develop standard solutions to vendor and lithography specific challenges like ECC,” said Robert Selinger, senior director, SSD research and development, SanDisk. “By helping to design this new standard, we produced a specification that offers maximum performance while preserving the external host controller’s ability to offer its own unique capabilities.”
The EZ-NAND packages and electrical interfaces are the same as defined in the ONFI 2.2 specification. ONFI 2.3 includes some minor command set changes to execute the optional ECC off-load protocol, with the goal being to keep ONFI 2.3 as compatible as possible with today’s implementations.
Separately, ONFI also announced today its continued progress on the ONFI 3.0 specification with a draft revision currently under review by the ONFI membership. The ONFI 3.0 specification, which will reach speeds of 400MT/s, is expected to be ratified in the fourth quarter of 2010. ONFI is collaborating with JEDEC to define a 400MT/sec interface, ultimately providing a single, industry-standard, high-speed NAND interface.
Visit ONFI at the Flash Memory Summit this week at the Santa Clara Convention Center, booth #215.
About ONFI
The ONFI Working Group is dedicated to simplifying integration of NAND Flash memory into consumer electronics (CE) applications and computing platforms. Before the advancements made by the working group, use of NAND Flash in these end-use applications was hampered by the lack of sufficient standardization. To support a new NAND Flash component on a platform, host software and hardware changes were often required. Implementing these changes was extremely costly due to the new testing cycle required – which led to slower rates of adoption for new NAND Flash components. ONFI aims to remedy that problem and speed time to market for NAND Flash based applications.
The ONFI Working Group was formed in May 2006 and currently has more than 90 member companies. ONFI’s founding companies include Hynix Semiconductor, Intel Corporation, Micron Technology, Inc., Phison Electronics Corporation, SanDisk, Sony Corporation, and Spansion.
|
Related News
- Global Semiconductor Sales Increase 2.3% Month-to-Month in July
- Xylon Announces Availability of Its 2.3 MP HDR Automotive Video Camera
- SmartDV Delivers New Design IP for Video, Imaging, Entertainment System Protocols
- Inside Secure Debuts Industry's First Software-Only Solution for High-Bandwidth Digital Content Protection (HDCP) 2.3
- LG Electronics Selects Synopsys HDMI 2.1 IP with HDCP 2.3 Content Protection to Deliver Immersive Viewing Experiences
Breaking News
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- RaiderChip Hardware NPU adds Falcon-3 LLM to its supported AI models
Most Popular
E-mail This Article | Printer-Friendly Page |