Novelics Expands Its Memory IP Offering to 40nm With a Great Set of Differentiation
- Novelics 3rd Generation (3G) of coolSRAM-6T™ technology achieves Lowest power, Lowest leakage, Fastest speed, and Highest density in standard CMOS process
- Comparing with competition, Up to 10% faster, 7% smaller, 7% lower power
Laguna Hills, Calif. – September 13, 2010— Novelics Corporation, a leading provider of semiconductor embedded memory IP, today announced the expansion of it’s portfolio with the addition of coolSRAM-6T embedded memory IP and MemQuest compiler which are enhanced with Novelics 3G optimizations. This IP is implemented in bulk logic CMOS technology, requiring no additional manufacturing costs.
This IP enable ASSP and ASIC designers to achieve higher performance and more power-efficient system-on-chips (SoCs).
3rd Generation (3G) optimizations for coolSRAM-6T Memory IP in 40nm Technology
Content and feature-rich products require faster, more power-efficient SoCs with increasingly large amounts of on-chip memory. Novelics MemQuest compiler environment enables architectural analysis for access time, active power, leakage, and area. coolSRAM-6T IP includes an embedded grid-style power mesh . The power supply lines are available for user tapping, which are located on Metal 4 for best power integrity and simplest IR-drop analysis. This arrangement can support up to a 512 bit-wide bus to achieve great bandwidth and g up to 2 Mbits of block size.
For small geometries such as 40nm, leakage power constitutes a large portion of power consumption. SOC designers are forced to make a tradeoff between speed and design leakage. Therefore coolSRAM-6T offers options to used standard Vt (SVT) transistors or High Vt (HVT) transistors to achieve the best tradeoffs between speed and leakage. For further reduction of leakage, Novelics’s advanced source biasing technique is offered . This is complemented with advanced power gating techniques. Three easy to use power modes are offered: These are (1) a low leakage active mode when an operation is performed, (2) a lower leakage standby mode where data is retained but no operations can be performed, and (3) a sleep mode where leakage is minimized and data is destroyed.
Novelics has also applied innovative techniques to minimize memory latency and maximize speed by application of high speed / low power decode logic, and implementation of ultra fast output circuit paths. High speed designers can continuously benefit from Novelics edged-based clocking scheme to achieve the best speed with no restriction on clock duty cycle.
Other application specific options such as row and column redundancy, ECC, MUX for BIST and DFT scan are also offered to achieve optimum yield.
“Embedded memory typically represents 30-60 percent of the transistors on a SOC chip and is growing, and therefore plays a crucial role in a designer’s ability to differentiate their designs with the shortest design cycle” said Farzad Zarrinfar, president and CEO at Novelics. “Novelics is expanding its’ portfolio beyond existing 180nm-55nm offering with our coolSRAM-6T in leading 40nm process technologies with optimum active power consumption, leakage, speed, area, and block resolution. This will enable customers to differentiate themselves in markets such as wireless communication, video, portable multimedia, smart grid, storage, image processing, and connected home entertainment.”
Competitive Advantages of Novelics
Novelics customers have reported comprehensive benefits from Novelics memory IPs. For various configurations, customers have achieved 10% higher speed. The same configurations are available with area savings up to 7% and 7% less dynamic power consumption than competitors.
Availability
The SRAM-6T in 40nm is presently available for licensing. The initial offering is offered in TSMC’s 40nm GP / LP technologies. Support for UMC, GF, and SMIC will also be offered.For detailed information, please contact Novelics.
About Novelics
Novelics, headquartered in Laguna Hills, Calif., supplies memory IPs with lowest active power, minimum leakage, highest speed, and smallest size for ASIC, ASSP, and SoC designs. These are coolSRAM-1TTM, coolSRAM- 6TTM, coolSRAM-8TTM, coolREG- 6TTM, coolREG-8TTM, coolCAM TM, and coolROM TM. Supporting TSMC, UMC, SMIC, GlobalFoundries, Tower, Silterra, and Dongbu (supporting transistor geometries such as 180nm, 160nm, 152nm, 130nm, 110nm, 90nm, 65nm, 55nm, 45nm, 40nm, depending on selected foundries). This is for wireless communication, high-speed computing, video, industrial, imaging, and networking applications. Novelics memory IPs are implemented for standard logic CMOS processes with no additional masks to minimize cost and maximize reliability and portability. We enable chip designers to achieve differentiated ICs, translating into electronic devices that are less expensive, physically smaller, run cooler, have longer battery life and lighter weight. For more information, please visit www.novelics.com.
|
Novelics Hot IP
- Synchronous single-port, dual-port, and two-port register files
- low power, high speed, and high density configurable CAM
- Low power, high speed, and high density Configurable ROM
- Low power, high speed, and high density configurable Double Density SRAM
- Low power, high speed, and high density configurable SRAM
Related News
- Rambus Expands Industry-Leading Memory Interface Chip Offering to High-Performance PCs with DDR5 Client Clock Driver
- Kilopass Expands Embedded Non-Volatile Memory Offering To GLOBALFOUNDRIES' 0.13um G Process
- Kilopass Technology Expands Embedded Non-Volatile Memory Offering To Address Mobile, Consumer, and Computing Markets
- Virage Logic Expands Silicon Aware Intellectual Property (IP) Offering with New 65-Nanometer Memory and Logic Products
- Actel Expands IP Offering with New High-Performance DDR Memory Controller Core
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |