Intilop corporation announces a record breaking lowest latency & highest bandwidth 10G bit TCP offload engine
The 10G TOE and EMAC shatter the latency number at around 100 ns. It delivers near wire speed performance for small and full size packets at 10 G bps rate. This is the only TCP offload engine that is also scalable and is easily customizable to suite different types of networks and traffic types.
Santa Clara, CA - September 27, 2010 - Intilop Inc., a leading developer and provider of advanced high complexity IPs and system solutions in Network protocol processing, traffic acceleration, traffic management and network security, today announced its flagship 10 G bit TCP Offload Engine that delivers highest throughput and least latency in the industry. The latency of ~100 ns was made possible by patent pending advanced dynamic array search architecture. The 10Gbit TCP/IP offload engine (full Offload) also integrates a 10Gbit Ethernet MAC (10GbE) controller, variety of CPU interfaces (optional), UDP Offload (optional), DDRx memory interface (optional), PCIe Gen-2 (optional). This 10G TOE reduces CPU’s involvement in TCP processing by more than 95%, presents a very attractive solution to the latency sensitive financial markets and is a critical building block for the current and future high performance networking equipment in converged IP networks. It is targeted towards Xilinx Vertex 5/6, Altera GXIII/IV FPGA families. A detailed performance report is available upon request.
Due to its flexible architecture, the developers of high end FPGAs/ASICs/ASSPs, Network adapters, Lan-on-Mother board (LOM) and very large scale FPGA-SoC IP integrators can provide differentiated solutions to the end users in financial markets, web servers, email servers, high end servers in Data centers, Government network systems, university network systems. The 10G TOE is intilop’s 3rd generation flagship TOE architecture, based upon their industry-proven 1 G TOE architecture. The highly flexible and scalable architecture offers customers, ability to customize it to suite their specific application.The highly integrated, highly scalable full Offload TOE employs patent pending high performance VLIW microcode machines and advanced search hardware design techniques that test the limits in FPGA and ASIC design/integration technologies. It employs best of cut-through and store-and-forward architectural features that utilize intilop’s third generation TOE, EMAC and RDMA designs. There are so many features that are easily configurable which make the value proposition even more useful and powerful. The unprecedented customizable features as options include; scalable number of TCP sessions, type of CPU interface, On-chip DDRx controller, On-chip PCIe interface, multiple (2-4) 10G Ethernet MACs, VLAN support, TCP Bypass mode, Fiber Channel over Ethernet (FCoE) support and others.
"We responded to our existing TOE customer’s requests to deliver TOE engines with least latency and highest bandwidth possible that is also scalable. Having a fixed architecture does not provide the capability to deliver differentiated solutions. We hope that with this type of scalability, flexibility and performance, Intilop’s 10G TOE really opens up tremendous opportunities for next generation of hyper performance advanced system solutions in IP networks”, said K Masood, President and CTO.
Intilop Corporation is a developer and pioneer in advanced networking silicon IP and solutions, custom hardware solutions, SoC/ASIC/FPGA integrator and engineering services provider for Networking, Network Security, storage and Embedded Systems. They offer silicon proven semiconductor IP and solutions with comprehensive hardware and software development experience
Pricing and Availability
Available: Now
|
Related News
- Intilop corporation announces a ‘Game Changing’ record breaking Ultra low latency & highest bandwidth 10G bit TCP offload engine SOC for Xilinx and Altera FPGA families
- Intilop announces a record breaking Ultra low latency & highest bandwidth 10G bit TCP offload engine SOC for Altera FPGA family
- Intilop delivers Nano-TOE IP Core with another record breaking Ultra-Low latency of 76 nanoseconds & 20 G bit bandwidth for high performance networking applications
- Intilop delivers true Ultra-low latency 10G NIC with their 5th Gen 76 ns TCP & UDP Offload technology breaking yet another record in latency and bandwidth
- Intilop Corporation's Live Demo of its 3rd Generation Enhanced Ultralow latency 10G bit TCP Offload Engine and Total system solution for the Financial Markets received tremendous interest at the 'Low Latency Summit' in NYC.
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |