Veridae Systems Delivers Silicon Debug and Validation Suite that Reduces Overall Complex IC Development Time by 10 to 30%
Toolkit provides on-chip visibility from multiple-FPGA ASIC prototypes through to final IC
Vancouver, BC, November 2, 2010 – Veridae Systems Inc. today announced the Clarus Post-Silicon Validation Suite, a breakthrough silicon debug toolkit that provides unprecedented visibility into the operation of complex system on chips (SoCs), field programmable gate arrays (FPGAs) and application specific integrated circuits (ASICs). Clarus provides designers with simulation-style visibility into complex device behavior throughout the design cycle, from initial single- and multi-FPGA prototypes through IC production. During pre- and post-silicon development, engineers can quickly pinpoint and understand unexpected behaviors, correct problems, and rapidly move devices into production. As a result, Clarus helps designers to avoid costly re-spins and can reduce the overall development time by 10 to 30 percent.
"It's great to see a new company in the silicon debug space. It's a vital technology and we can use all the help we can get," said Gary Smith, founder and chief analyst of Gary Smith EDA.
The Clarus Toolkit addresses one of the biggest challenges facing IC design engineers today: the combination of complexity and faster operating speeds has created a gap between IC design capability and verification capacity. This verification gap creates costly delays for manufacturers, as fewer than 40% of all designs achieve first-pass success, and up to 25% of designs require a third pass or worse. Delays due to debug can amount to millions of dollars in development costs and missed market opportunities.
The Clarus post-silicon validation suite solves this problem by giving designers real-time access to thousands of internal state machines and signals, and presenting captured information in a simulation-style format. Debug problems that previously required weeks, or even months, can be resolved in hours. This substantially reduces the time required between the arrival of initial prototypes and the final production release – a timeframe that typically accounts for up to 50% of the development cycle.
“Clarus will make a significant addition to our customers’ design flow,” said Mike Dini, CEO of The Dini Group. "Until now, there was nothing commercially available that allowed designers to efficiently debug multi-FPGA systems. Clarus promises to change the industry’s expectations for debug and validation, and we look forward to our customers realizing the gains in efficiency when bringing next-generation designs to market.”
Opening the bottleneck in IC Design with Smarter Debug and Validation
Veridae’s new debug and validation toolset includes the Clarus Implementor, the Clarus Analyzer, and the Clarus Investigator. The Clarus Implementor is an easy-to-use tool that quickly analyzes the design RTL, recommends an optimal signal capture infrastructure, and automatically creates the necessary logic for that infrastructure.
The Clarus Analyzer provides an interface to the on-chip infrastructure, similar to the functionality of a logic analyzer. Resulting waveforms may be viewed in the industry standard VCD format, allowing data to be shared easily between design, validation and verification engineers. The Clarus Analyzer allows new signal sets to be captured at anytime, with no need to re-synthesize the design.
The Clarus Investigator provides designers maximum insight into the captured data, without tedious manual analysis. The Clarus investigator automatically merges multiple sets of capture data into one coherent view, and relates the information back to the design RTL, identifying all equivalent and implied signals. The Clarus tools provide a consistent user interface and hierarchical usage model, providing a seamless transition between the single- and multi-FPGA ASIC prototype and IC debug process.
“Clarus was developed by IC designers for IC designers,” said Dr. Brad Quinton, chief technology officer of Veridae Systems. “We experienced the significant challenge of validating today’s complex designs and developed a solution that is like having a logic analyzer on chip. By offering unprecedented visibility into device behavior throughout the design process, Clarus takes the guesswork out of silicon debug and allows manufacturers to realize significant savings in both cost and time to market.”
The Clarus Suite is available now. In addition to the software suite, on-site debug design support services are available.
About Veridae Systems Inc.
Veridae Systems Inc. provides innovative debug and validation technology that enables engineers to bring complex ICs from prototype to production while realizing significant savings in both cost and time to market. Veridae is privately held, with technology spun out of research activity at the University of British Columbia (UBC). The company was founded in 2009, and has corporate headquarters at #201-1545 West 8th Avenue, Vancouver, BC, V6J 1T5. More information is available on the web at: http://www.veridae.com/
|
Related News
- Siemens delivers end-to-end silicon quality assurance for next-generation IC designs with new Solido IP Validation Suite
- IC Compiler II with Advanced Fusion Technologies Delivers Optimal QoR and Reduces ECO Turnaround Time More Than 40% at Juniper Networks
- IC Compiler II with Advanced Fusion Technologies Delivers Optimal QoR and Reduces ECO Turnaround Time More Than 40% at Juniper Networks
- Veridae Systems Simplifies Validation and Debug of Complex FPGA-based Systems with the New Corus Suite
- eASIC eTools 8.1 Design Suite Reduces Design Time by 40%
Breaking News
- Arm loses out in Qualcomm court case, wants a re-trial
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
Most Popular
E-mail This Article | Printer-Friendly Page |