Lattice Announces Five New IP Suites for the LatticeECP3 FPGA Family
Limited Quantity Promotions on IP Suites, Design Software, and PCI Express Development Kit for LatticeECP3 System Designs
HILLSBORO, OR, Feb 07, 2011 -- Lattice Semiconductor Corporation (NASDAQ: LSCC) today announced the immediate availability of five new comprehensive Intellectual Property (IP) Suites to accelerate the design of electronic systems in a variety of industries using the award winning LatticeECP3(TM) FPGA family. These five IP suites are PCI Express, Ethernet Networking, Digital Signal Processing, Video & Display, and Value.
Lattice IP Suites are economical packages of IP cores that allow designers to conveniently obtain critical functions for their applications. The suites offer ready-made building blocks for solving a variety of problems, such as high-speed data transfer, Ethernet networking, high speed memory interfaces, digital signal processing and video pixel processing. These comprehensive IP Suites empower design engineers to quickly build leading edge wireline, wireless, embedded, industrial, compute, video and display, and consumer systems.
"We are pleased to offer our customers a portfolio of IP Suites for developing advanced, high performance applications in a variety of industries," said Shakeel Peera, Director of Marketing for High Density Solutions at Lattice Semiconductor. "Lattice is committed to providing a comprehensive silicon ecosystem that includes evaluation kits, reference designs, software tools and bundled IP cores so our customers can accelerate their time to market with new products."
Attractive Promotions and Availability Lattice is offering a limited quantity promotion on a complete set of design tools to encourage customers to build their next generation systems with LatticeECP3 FPGAs. The LatticeECP3 FPGA is the best-in-class mid-range FPGA in the industry, with high-caliber SERDES, full-featured DSP blocks and state-of-the-art DDR3 memory support. The limited quantity promotion includes five IP Suites, the Lattice Diamond(TM) Design Software Subscription License, and the LatticeECP3 PCI Express Development Kit.
The five IP Suites normally retail for an annual subscription fee of $995 each. The Diamond Software Subscription License sells for an annual subscription fee of $895. The limited numbers of IP Suites and Diamond Software Subscription Licenses are available for a promotional first year subscription of only $99 each. In addition, for high-speed system design applications, Lattice is offering a promotion on its PCI Express Development Kit. The versatile $895 Kit is available for only $499 during the limited quantity promotion. Customers can select any combination of the promotions to build a design package suitable for their applications. The promotions are only through the authorized Lattice distributors listed at www.latticesemi.com/sales.
About the Lattice IP Suites
Lattice IP Suites are a family of interoperable LatticeCORE(TM) IP cores optimized for Lattice device architectures that enable various technology specific applications. The IPexpress(TM) tool within the Lattice Diamond Design Environment allows customers to seamlessly access the latest IP Cores from the Lattice IP Server and configure them. All Lattice IP can be fully evaluated prior to the purchase. In the free evaluation mode, customers can fully configure an IP, integrate it in their designs, perform full verification, and even run it in hardware for a limited time. Purchase of an annual node-locked IP Suite license enables the member IP to operate in hardware for an unlimited time. The node-locked license can be used on multiple designs or projects over a one year period. For more information about how Lattice IP Suites can bring value to design projects, please visit: www.latticesemi.com/IPSuites.
About the LatticeECP3 PCI Express Development Kit
The components of the LatticeECP3 PCI Express Development Kit have been configured to work together to enable fast system evaluation and design. With the help of easy step-by-step instructions, designers can expect to have a demo running in as little as 30 minutes, and a design validated in less than two hours. Key features of the LatticeECP3 PCI Express development kit are:
- A highly optimized, low cost PCI Express Solutions Board that enables both x1 and x4 endpoint evaluation and design.
- A variety of demo executables -- basic demo for control plane applications, throughput demo for high-bandwidth applications, color bar demo and an image transfer demo -- that show how to address different design performance requirements.
- IP Cores for evaluation -- PCI Express Endpoint in x1 and x4 versions and Scatter Gather.
- Device drivers for Windows and Linux platforms.
For more information visit: www.latticesemi.com/pciexpress-ecp3.
About the Lattice Diamond Design Environment
Lattice Diamond FPGA design software is the new flagship design environment for Lattice FPGA products, including the award-winning LatticeECP3 FPGA Family. Lattice Diamond software provides a complete set of powerful tools, efficient design flows and modern user interface that enables designers to more quickly target low power, cost sensitive FPGA applications. In addition, Lattice Diamond software continues to provide industry-leading features specifically developed for low cost and low power applications. These include a very accurate power calculator, pin based simultaneous switching output noise calculator, and proven MAP and PAR FPGA implementation algorithms that help ensure low cost and low power design solutions. To learn more about the Lattice Diamond Design Environment, please visit: www.latticesemi.com/latticediamond.
About the Lattice ECP3 FPGA Family
The LatticeECP3 FPGA family is comprised of the lowest power, SERDES-enabled FPGAs in the market today. The family's five FPGAs offer standards-compliant, multi-protocol 3.2G SERDES, DDR1/2/3 memory interfaces and high performance, cascadable DSP slices that are ideal for RF, baseband and image signal processing. Toggling at 1Gbps, the LatticeECP3 FPGAs also feature fast LVDS I/O as well as embedded memory of up to 6.8 Mbits. Logic density varies from 17K LUTs to 149K LUTs with up to 586 user I/O. The LatticeECP3 FPGA family is ideally suited for deployment in high volume cost- and power-sensitive video camera and display, wireline and wireless infrastructure applications.
About Lattice Semiconductor
Lattice is the source for innovative FPGA, PLD, programmable Power Management and Clock Management solutions. For more information, visit www.latticesemi.com.
|
Related News
- ABS GmbH Selects the LatticeECP3 FPGA family for CCD Interface and Processing
- Lattice Announces 4 x 3.125Gbps SRIO Capability on the Mid-Range LatticeECP3 FPGA Family
- Lattice and Helion Technology Announce Compression and Encryption IP Cores for the LatticeECP3 FPGA Family
- HRD Video Camera Development Kit and Evaluation Reference Design Now Available for LatticeECP3 FPGA Family
- Lattice Introduces New Secure Control FPGA Family with Advanced Crypto-Agility and Hardware Root of Trust
Breaking News
- Logic Design Solutions launches Gen4 NVMe host IP
- ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
- M31 is partnering with Taiwan Cooperative Bank to launch an Employee Stock Ownership Trust to strengthen talent retention
- Sondrel announces CEO transition to lead next phase of growth
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
Most Popular
- Arm's power play will backfire
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PUFsecurity Collaborate with Arm on PSA Certified RoT Component Level 3 Certification for its Crypto Coprocessor to Provide Robust Security Subsystem Essential for the AIoT era
E-mail This Article | Printer-Friendly Page |