NVM OTP NeoBit in GLOBALFOUNDRIES (350nm, 250nm, 180nm, 160nm, 150nm, 130nm, 110nm, 65nm, 55nm)
Evatronix Adds the SDLL NAND Flash PHY IP to Its Memory Controller IP Portfolio
Update: Cadence Completes Acquisition of Evatronix IP Business (Jun 13, 2013)
PLL-less PHY IP complements the existing digital NAND Flash controller for a complete ASIC implementation of an ONFi compatible memory System-on-Chip.
Bielsko-Biala/Poland, March 21st, 2011 - Evatronix SA, the provider of robust ONFi compatible NAND Flash memory controller IP, have announced today the introduction of a SDLL NAND Flash PHY IP that would complement the digital controller IP and provide System-on-Chip developers with a complete solution for High-Speed NAND Flash memories. The implementation of an internal Synthesizable Delay Locked Loop (SDLL) relieves application designers from applying an external PLL and secures seamless integration of all components necessary for NAND Flash memory interconnection. Together with the Evatronix NAND Flash Memory Controller IP, the SDLL PHY IP forms an optimized, scalable system that will maximize the application performance while keeping silicon area and power consumption values at the lowest possible level.
“With the release of the SDLL NAND Flash PHY IP, we are confirming our focus on PHY IP announced last month through the release of the USB HSIC PHY,” said Wojciech Sakowski, Evatronix CEO. “In both cases we remove the integration burden off the designer’s shoulders and accelerate their time-to-market in these very innovative areas.”
"Simplifying the development of NAND flash applications for SoC designers is an important step forward as we aim to grow adoption of industry standards, like ONFi 2.x and the recently ratified ONFI 3.0," said Jim Cooke, ONFi Marketing Chair. "We appreciate the contribution from Evatronix to provide the necessary IP to support ONFI’s high-speed memories in the most demanding applications."
The joint implementation of Evatronix NAND Flash memory digital and PHY IP provides support for High-Speed memories and secures data transfer of up to 200 MT/s. Full utilization of all NAND Flash device source synchronous speed modes is available through the implementation of the SDLL component that provides appropriate delay for the DQS signal in the data path.
EVATRONIX SDLL-NANDFLASH-PHY AVAILABILITY
The Evatronix SDLL-NANDFLASH-PHY logic macro is available now on the LFoundry 150nm process with the possibility to port it to different technology nodes on request.
|
Related News
- Arasan Chip Systems expands its storage IP Portfolio with ONFI 4.1 PHY and I/O PAD IP seamlessly integrated with its NAND Flash Controller IP for UMC 28nm SoC Designs
- Evatronix Boosts the Performance of Its ONFi NAND Flash Memory Controller IP
- Evatronix Announces a Software Driver that Supports its ONFi 2.2 compatible NAND Flash Memory Controller
- Evatronix Announces ONFi 2.2 High-Speed Interface Support to its NAND Flash Memory Controller
- SmartDV Expands Line of Memory Controller Design IP, strengthening its Already Broad Portfolio of IP Products
Breaking News
- intoPIX Powers Ikegami's New IPX-100 with JPEG XS for Seamless & Low-Latency IP Production
- Tower Semiconductor and Alcyon Photonics Announce Collaboration to Accelerate Integrated Photonics Innovation
- Qualcomm initiates global anti-trust complaint about Arm
- EnSilica Agrees $18m 7 Year Design and Supply ASIC Contract
- SiliconIntervention Announces Availability of Silicon Based Fractal-D Audio Amplifier Evaluation Board
Most Popular
- Qualcomm initiates global anti-trust complaint about Arm
- Siemens acquires Altair to create most complete AI-powered portfolio of industrial software
- Alphawave Semi Reveals Suite of Optoelectronics Silicon Products addressing Hyperscaler Datacenter and AI Interconnect Market
- EnSilica Agrees $18m 7 Year Design and Supply ASIC Contract
- Rapidus Announces Strategic Partnership with Quest Global to Enable Advanced 2nm Solutions for the AI Chip Era
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |