K-micro announces availability of burst-mode CDR for XGPON1 OLT applications
CDR SerDes PHY for XGPON1 OLT available for ASIC integration and as a standalone chip
San Jose, Calif. – April 18, 2011 –K-micro (Kawasaki Microelectronics America, Inc.), a leader in advanced PON ASICs, announced a new burst-mode CDR SerDes PHY for XGPON1 OLT applications. Available now in 65nm and 40nm process technologies for ASIC integration, this chip can lock to upstream data burst at 2.488 Gb/s in less than 16 bits. The new SerDes is also available as a standalone chip for supporting reference designs. In addition, the CDR SerDes can be configured to improve burst-mode lock time in OLT solutions for GPON standards operating at 1.25 Gb/s.
Ad |
4.25 Gbps Quad Multistandard SerDes Serdes 32:1 for 8.5-11.3Gb/s for SONET/SDH, 10GbE, XFI, Back Plain SONET/SDH OC-3 / OC-12 Transceiver/CDR PHY |
“Having a multi-function high performance SerDes will enable our customers to provide a wide range of solutions with a single chip,” said Dr. Vijay Pathak, US CTO of K-micro. “With the availability of the new CDR SerDes for XGPON, K-Micro ASIC solutions can cover all the PON standards – BPON, EPON, GPON, 10G EPON, and XGPON1. The company leads PON PHY technology with its world-fastest lock time, 50ns, CDR for 10G EPON OLT, and provides highly integrated ASIC solutions for PON applications. In the future, K-micro will extend this capability to even higher data rates and provide OLT SerDes solutions for next-generation XGPON1 networks.”
The SerDes has total flexibility and can be tailored according to optical transceiver characteristics and other system characteristics and latencies. The CDR has a high-jitter tolerance of 0.6 UI in burst mode operation enabling it to be used with a large variety of optical transceivers. Outside the burst-mode operation, the CDR works in continuous mode where it can tolerate even higher jitter.
Other key features include:
- Smart BIST – Ability to test in production a variety of test patterns which emulate a real system environment
- High-Jitter tolerance
- Low-Jitter generation
- Easily configured for all ONU and OLT applications in 10G XGPON1, GPON and EPON
The evaluation chips are available now and are available to qualified ASIC customers at no charge.
About K-micro (Kawasaki Microelectronics)
K-micro’s innovative ASIC technologies and world-class design support are used in the consumer electronics, computer, office-automation, networking and storage markets. The company is an active participant in industry standards organizations, including InterNational Committee for Information Technology Standards (INCITS) Technical Committee T10 for SCSI Storage Interfaces, PCI Special Interest Group (PCI-SIG), USB Implementers Forum, Universal Plug and Play Forum (UPnP), the Digital Display Working Group (DDWG), Home Phoneline Networking Alliance (HomePNA), International Telecommunication Union (ITU) and OCP International Partnership (OCP-IP). K-micro has design centers in San Jose, Taipei, and Tokyo. For more information, contact the company at 408-570-0555, or visit http://www.k-micro.us
|
Related News
- K-micro Introduces Second Generation Burst Mode CDR SerDes for GPON OLTs
- Rambus Announces Tapeout and Availability of 112G Long Reach SerDes PHY on Leading-edge 7nm Node for High-Performance Communications and Data Centers
- K-micro announces availability of MontaVista Linux for CatsEye development platform
- K-micro Announces Availability of CatsEye Development Systems
- Terawave and K-micro Partner to Deliver Industry's Highest Performance GPON 'PHY'
Breaking News
- Intel CEO's Departure Leaves Top U.S. Chipmaker Adrift
- Post-Quantum Cryptography: Moving Forward
- Arteris Deployed by Menta for Edge AI Chiplet Platform
- Allegro DVT Launches TV 3.0 Test Suite for Brazil's Next Generation Digital Terrestrial Television System
- Marvell Unveils Industry's First 3nm 1.6 Tbps PAM4 Interconnect Platform to Scale Accelerated Infrastructure
Most Popular
- Intel Announces Retirement of CEO Pat Gelsinger
- Tenstorrent closes $693M+ of Series D funding led by Samsung Securities and AFW Partners
- HighTec C/C++ Compiler Suite Supports Andes' ISO 26262 Certified RISC-V IP for Automotive Safety and Security Applications
- VeriSilicon partners with LVGL to enable advanced GPU acceleration for wearable devices and beyond
- Alphawave Semi Drives Innovation in Hyperscale AI Accelerators with Advanced I/O Chiplet for Rebellions Inc
E-mail This Article | Printer-Friendly Page |