EnSilica and Evatronix collaborate on USB connectivity for eSi-RISC processors
Update: Cadence Completes Acquisition of Evatronix IP Business (Jun 13, 2013)
Collaboration delivers fully featured eSi-RISC processor sub-systems with USB 1.1, 2.0 and 3.0 connectivity.
Bielsko-Biala/Poland, May 31st, 2011 - EnSilica, a leading independent provider of front-end IC design services and system solutions, has announced a collaboration with silicon Intellectual Property (IP) provider, Evatronix SA, to offer fully featured eSi-RISC processor SoC solutions incorporating USB 1.1, 2.0 and 3.0 connectivity. The collaboration with Evatronix adds an important building block to EnSilica’s strategy of providing customers with eSi-RISC processor sub-systems complete with integrated peripherals. The collaboration also broadens the Evatronix USB IP sub-system portfolio with RISC processor combinations.
“USB is a key connectivity choice for our customers and teaming-up with Evatronix allows us to give them best-in-class, cost-effective solutions,” said Ian Lankshear, Managing Director of EnSilica. “The Evatronix USB IP solutions, coupled with our eSi-Connect peripherals, offer our customers complete, ready-to-go eSi-RISC processor sub-systems that take the pain out of integrating hardware and software IP from different sources.”
EnSilica has integrated the Evatronix USB 1.1, 2.0 and 3.0 IP solutions, including support for USB OTG, into its eSi-SoC Generator tool, which automatically produces processor sub-system RTL including bus arbitration enabling USB SoC-based solutions to be rapidly generated for customers by EnSilica’s development team. Depending on customers’ system level requirements, support is provided for Low Speed, Full Speed, High Speed and SuperSpeed devices. The new SuperSpeed standard supports data rates up to 5Gb/s.
In addition to the Evatronix USB IP, a rich set of eSi-Connect peripherals are available for integration with EnSilica’s eSi-RISC processors. They include cache and static memory interfaces through to peripherals such as I2C, UART, SPI, a Smartcard (ISO7816-3) interface, Ethernet, RTC, system timers, DMA and encryption accelerators.
“The partnership with EnSilica for high-end USB sub-systems secures our success especially in the performance-hungry USB 3.0 market,” said Carsten Elgert, VP Marketing and Sales at Evatronix. “Our customers get two top-end IP cores that work seamlessly together, and, most importantly, also save precious time on integration and testing, which is the key differentiating factor for developing profitable products in emerging markets.”
The eSi-SoC Generator supports either single or multi-processor architectures with a mixture of AMBA APB, AHB or AXI based buses. The SoC architecture and eSi-RISC processor configuration is described by an XML format file. Each eSi-RISC processor can be configured separately within the XML file with over 50 configuration options available for each processor. These include the base 16-bit or 32-bit data word support, memory architecture, addressing modes and extension instructions such as load multiple, bit field extraction, single cycle multiply and multi-cycle divide. This allows each processor to be optimized for the end application reducing silicon resources and minimizing the overall system power.
About EnSilica
EnSilica is an established company with many years experience providing high quality IC design services to customers undertaking FPGA and ASIC designs. EnSilica has an impressive record of success working across many market segments with particular expertise in multimedia and communications applications. Customers range from start-ups to blue-chip companies. EnSilica can provide the full range of front-end IC design services, from System Level Design, RTL coding and Verification through to either a FPGA device or the physical design interface (synthesis, STA, DFT) for ASIC designs. EnSilica also offers a portfolio of IP, including a highly configurable 16/32 bit embedded processor called eSi-RISC, the eSi-Comms range of communications IP and eSi-Crypto encryption IP. For further information about EnSilica, visit www.ensilica.com. eSi-RISC product information and downloads can be found at www.esi-risc.com.
|
Related News
- EnSilica and Express Logic collaborate to bring popular ThreadX RTOS to eSi-RISC processor cores
- EnSilica's eSi-RISC embedded processors validated for Mentor Graphics' Precision Synthesis FPGA design flow
- EnSilica and Micrium partner to port µC/OS-III RTOS to eSi-RISC processor cores
- Phoenix Systems ports Phoenix-RTOS to EnSilica's eSi-RISC processor family
- Dongbu HiTek licenses EnSilica's eSi-RISC processor cores
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |