Altera Introduces SoC FPGAs: Integrating ARM Processor System and FPGA into 28-nm Single-Chip Solution
User-Customizable SoC FPGAs Reduce Embedded Systems' Board Size, Power and Cost While Boosting System Performance
SAN JOSE, Calif., Oct. 11, 2011 -- Altera Corporation today unveiled its family of ARM-based SoC FPGAs, integrating 28-nm Cyclone® V and Arria® V FPGA fabric, a dual-core ARM® Cortex(TM)-A9 MPCore(TM) processor, error correcting code (ECC) protected memory controllers, peripherals and high-bandwidth interconnect into a single chip. These SoC FPGAs inherit ARM's rich ecosystem of software development tools, debuggers, operating systems, middleware and applications. Users can leverage Altera's SoC FPGA development flow to quickly create customized ARM-based systems that reduce embedded system board size, power and cost, while boosting performance in a variety of industries, including automotive, industrial, video surveillance, wireless infrastructure, computer and storage.
"SoC FPGAs based on 28nm process technology represent an exciting new development for embedded systems in terms of performance and increased capacity," said Jim Nicholas, vice president marketing, processor division, ARM. "These devices offer great promise by enabling embedded system designers to reduce time to market, decrease costs and improve energy efficiency, while benefiting from the broad support of the ARM software ecosystem."
Altera's Cyclone V and Arria V SoC FPGAs feature a processor system with a dual-core 800 MHz ARM Cortex-A9 MPCore processor, NEON media processing engine, single/double-precision floating point unit, L1 and L2 caches, ECC-protected memory controllers, ECC-protected scratchpad memory and a wide range of commonly used peripherals. The processor system can deliver 4,000 DMIPS peak performance for less than 1.8 watts. The processor system and FPGA fabric are powered independently and can be configured and booted in any order. Once in operation, the FPGA portion can be powered down as needed to conserve system power.
The ARM Cortex-A9 MPCore processor system and FPGA are interconnected by high throughput data paths, providing over 125-Gbps peak bandwidth with integrated data coherency. This level of performance is not possible in two-chip solutions. An integrated single-chip SoC FPGA allows board designers to eliminate the external I/O paths between a processor and an FPGA, providing significant system power savings.
Altera's Family of SoC FPGAs
Altera's family of SoC FPGAs leverage its 28-nm product portfolio, which are tailored to meet customers' power, performance and cost requirements by innovating in several areas, including process technology, transceiver technology, I/O resources and hard IP. The introduction of Cyclone V and Arria V SoC FPGAs extend the portfolio's reach into the embedded processing market.
The Cyclone V and Arria V SoC FPGAs are based on a low-power 28-nm process (28LP). These families feature embedded transceivers that operate up to 5-Gbps and 10-Gbps respectively. The FPGA fabric includes variable-precision DSP blocks and up to three ECC-protected memory controllers. Altera's Cyclone V SoC FPGAs feature up to 110K logic elements (LEs) and provide the industry's lowest system cost and power, along with performance levels that make the devices ideal for differentiating high-volume applications, including next-generation industrial drive on a chip, advanced driver assistance and video surveillance. Arria V SoC FPGAs balance cost and performance while delivering the lowest total power for mid-range applications. The devices feature up to 460K LEs and are ideal for meeting the higher performance requirements in applications that include remote radio heads, LTE base stations and multi-function printers.
SoC FPGA Development Environment
Altera's SoC FPGAs enable both hardware and software teams to maximize their productivity by using common tools and development flows that support both the Cortex-A9 MPCore processor and the FPGA. Designers can create custom peripherals and hardware accelerators using Altera's Quartus® II software and integrate them with the processor system using Altera's Qsys system integration tool. Qsys accelerates the hardware design process by automatically generating interconnect logic to connect intellectual property (IP) functions and subsystems. Qsys automatically generates an FPGA-optimized network-on-a-chip (NoC) interconnect, delivering higher performance, enabling improved design reuse and providing faster verification. Qsys supports industry-standard interfaces including Avalon® Memory-Mapped, Avalon Streaming and AMBA® AXI(TM) from ARM, enabling users to leverage and reuse IP cores with multiple interfaces in a single design. Because SoC FPGAs are based on the standard ARM Cortex-A9 MPCore processor, they are compatible with the existing ARM software ecosystem. Software development for systems based on SoC FPGAs can begin immediately on Altera's SoC FPGA Virtual Target. (see altera's announcement made today titled:"Altera Releases FPGA Industry's First Virtual Target for Software Development on SoC FPGAs.")
"With the integration of a high-performance processing system, low-power 28-nm FPGA fabric, a hardware-software development flow and Virtual Target development platform, Altera is setting a new standard in SoC technology," said Vince Hu, vice president of product and corporate marketing, Altera Corporation. "As a part of Altera's overall embedded initiative, SoC FPGAs deliver a dramatic improvement in system performance, power, cost and board size for embedded developers."
Pricing and Availability
Embedded software developers can get started immediately writing device-specific application software targeting Altera's SoC FPGAs leveraging the SoC FPGA Virtual Target, which is available for purchase now. SoC FPGA silicon will be available the second half of 2012 followed by reference designs and development boards. Altera's SoC FPGA pricing starts at less than $15 in high volumes. For more information about Altera's SoC FPGAs, visit www.altera.com/socfpga , or contact your local Altera sales representative.
About Altera
Altera programmable solutions enable system and semiconductor companies to rapidly and cost-effectively innovate, differentiate and win in their markets. Find out more about Altera's FPGA, CPLD and ASIC devices at www.altera.com .
|
Intel FPGA Hot IP
Related News
- Altera Showcases the Capabilities of Single-Chip Configurable Processors in Latest MAX 10 FPGA Kit
- Altera Shipping Industry's Fastest Backplane-capable Transceivers in 28-nm Stratix V FPGAs
- Altera Ships Cyclone V Family - the Lowest Power, Lowest Cost 28-nm FPGAs Available on the Market Today
- Altera's Stratix V FPGAs Break Through Performance Barriers with Industry's First Single-Chip, Dual 100G Transponder
- Altera Continues Rollout of 28-nm Product Portfolio with Shipment of Arria V FPGAs
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |