USB2.0 OTG PHY supporting UTMI+ level 3 interface - 28HK/55LL
Lattice Announces New Version Of Mixed Signal Design Software
Tighter Integration with the Lattice Diamond Design Environment Delivers Added Flexibility, Ease of Use and Faster Time to Market
HILLSBORO, OR – DECEMBER 12, 2011 – Lattice Semiconductor Corporation (NASDAQ: LSCC) today announced release 6.2 of its PAC-Designer® mixed signal design software, with updated support for Lattice’s Platform Manager™, Power Manager II and ispClock™ devices. Users designing with Platform Manager devices now have more integrated access to the Lattice Diamond® 1.4 software design environment, also announced today. The advanced integration of the PAC-Designer 6.2 and Lattice Diamond 1.4 design software tools make more advanced digital design options available for Platform Manager products. Features such as reduced LogiBuilder code size, simplified design flow and better access to external Platform Manager pin-to-pin connections are among the improvements included in PAC-Designer release 6.2.
"Improvements in the latest PAC-Designer 6.2 and Lattice Diamond 1.4 software tools raise our customers' ability to design and simulate Platform Manager devices to new levels," said Shyam Chandra, Lattice Product Marketing Manager for Mixed Signal Products. "The ability to simulate external pins enables platform-level logic simulation that significantly increases the likelihood of first time success, resulting in reduced time to market."
Comprehensive Analog and Digital Design Flow
PAC-Designer 6.2 software provides an easy to use GUI-based design methodology for configuring the Platform Manager's analog sections. To implement more advanced digital board management functions, Lattice Diamond Verilog/VHDL design tools are available for use with the same design. Once a design is implemented, a complete simulation environment is created that includes automatic stimulus template file generation.
Design Support
PAC-Designer 6.2 software includes reference designs specifically targeted for the Platform Manager development kit. More reference designs compatible with Platform Manager devices are available on the Lattice website at http://www.latticesemi.com/products/powermanager/platformmanager/.
Third Party Design Tool Support
The integrated PAC-Designer 6.2 and Lattice Diamond 1.4 software both include the Synopsys Synplify Pro advanced FPGA synthesis for Windows. Aldec's Active-HDL Lattice Edition II simulator is also included for Windows.
In addition to the tool support provided by the OEM versions of Synplify Pro and Active-HDL, Lattice devices are also supported by the full versions of Synopsys Synplify Pro and Aldec Active-HDL. Mentor Graphics ModelSim SE and Precision RTL synthesis also support Lattice devices.
About the Platform Manager Family
The innovative Platform Manager product family consists of two devices, the LPTM10-1247 and LPTM10-12107. The LPTM10-1247 device can monitor 12 voltage rails and supports 47 combined digital inputs and digital outputs, while the LPTM10-12107 monitors up to 12 voltage rails and supports 107 combined digital inputs and digital outputs. Functionally, these devices include both a power management section and a digital board management section. The power management section consists of a programmable threshold, precision differential input comparator block with an accuracy of 0.7%, a 48-macrocell CPLD, programmable hardware timers, a 10-bit analog to digital converter and a trim block for the trimming and margining of supplies. The digital board management section consists of a 640-LUT FPGA and programmable logic interface I/O.
Pricing and Availability
PAC-Designer 6.2 and Lattice Diamond 1.4 software are available immediately for free download from the Lattice website at http://www.latticesemi.com/products/designsoftware/pacdesigner/index.cfm. Once downloaded and installed, PAC-Designer 6.2 software requires no separate license file. Lattice Diamond 1.4 software can be used with either the Lattice Diamond free license or the Lattice Diamond subscription license. The Lattice Diamond free license can be immediately generated upon request from the Lattice website and provides no cost access to the Platform Manager product family as well as many other popular Lattice devices such as the MachXO2™ and MachXO™ PLD families, the LatticeXP2™ FPGA family and the LatticeECP2™ FPGA family. The Lattice Diamond free license enables Synopsys Synplify Pro for Lattice synthesis as well as the Aldec Lattice Edition II mixed language simulator.
About Lattice Semiconductor
Lattice is the source for innovative FPGA, PLD, and programmable Power Management solutions. For more information, visit www.latticesemi.com.
|
Related News
- Lattice's New Mixed Signal Design Software Simplifies Platform Management Design
- New Lattice Mixed Signal Software Design Tool Supports Automotive Versions of Power Manager II Devices
- Siemens' state-of-the-art Symphony Pro platform expands mixed signal IC verification capabilities
- Lattice Ships More Than 20 Million Programmable Mixed Signal Products
- Global Semiconductor Alliance Announces Release of Analog/Mixed-Signal/Radio Frequency Process Checklist Version 1.0
Breaking News
- Logic Design Solutions launches Gen4 NVMe host IP
- ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
- M31 is partnering with Taiwan Cooperative Bank to launch an Employee Stock Ownership Trust to strengthen talent retention
- Sondrel announces CEO transition to lead next phase of growth
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
Most Popular
- Arm's power play will backfire
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PUFsecurity Collaborate with Arm on PSA Certified RoT Component Level 3 Certification for its Crypto Coprocessor to Provide Robust Security Subsystem Essential for the AIoT era
E-mail This Article | Printer-Friendly Page |