Cortus Launches APS3R 32 bit Microcontroller IP Core for Low Energy Embedded Applications
Cortus extends its family of 32 bit modern RISC microcontroller IP cores with the energy efficient APS3R. The APS3R is aimed at low power embedded applications such as wireless sensor networks, touchscreen controllers, smart cards and systems using energy harvesting.
Montpellier, France, 22nd May 2012. Cortus, a technology leader in ultra low power, silicon efficient 32-bit processor IP, announces the release of the latest member of their processor family: the energy efficient APS3R. The APS3R builds on experience with the earlier APS3 core but delivers improved computational performance. For more demanding embedded applications a dual core configuration is possible.
The Cortus APS3R is a 32-bit processor designed specifically for low power embedded systems featuring a 32-bit modern RISC architecture with sixteen 32-bit registers and a 5-7 stage pipeline. It is the second member of the Cortus microcontroller IP core family to be released in 2012 complementing the single precision floating point FPS6 core.
“Our first processor core, the APS3, has been the smallest available native 32-bit IP core since its release in early 2006”, says Michael Chapman, CEO and President of Cortus, “It has been in high volume production for almost four years in a wide range of applications ranging from SIM cards to Bluetooth LE”. He adds, “With the new APS3R we have found new ways to raise computational performance while keeping power consumption and silicon area small”. Chapman explains, “APS3R extends Cortus’ advantage in terms of DMIPS/mW and DMIPS/mm2 over alternative cores”.
The CPU’s dynamic power is 11.6 µW/MHz with a standard 90 nm process and 16.8 µW/MHz for 130 nm (both UMC). The APS3R delivers 1.21 CoreMarks/MHz* and 2.29 DMIPS/MHz computational performance.
The APS3R CPU core can be as small as 8,700 gates which is a size comparable to most 8-bit cores. APS3R is a native 32-bit core, optimised for use with C or C++, resulting in a software development process that is far more straightforward than that for 8- or 16-bit cores. With considerably more computation per clock cycle than with an 8-bit core, far fewer cycles are needed and therefore considerably less power is required. With superior code density, code memory is also smaller than with 8- or 16-bit cores thus reducing the silicon footprint of a subsystem.
The APS3R has been developed for applications requiring good computational performance but very low power. It is well suited to applications such as wireless communication, sensing, smart cards, SIM cards, touchscreen controllers and systems using energy harvesting.
For more computationally demanding applications an optional parallel hardware multiplier can improve the core performance to 1.92 CoreMarks/MHz. Further improvements are possible with a dual core APS3R configuration.
As a member of the Cortus family of processors, APS3R interfaces to all of Cortus’ peripherals including Ethernet 10/100 MAC, USB 2.0 Device and USB 2.0 OTG via the efficient APS bus. It also shares the simple vectored interrupt structure which ensures rapid, real time interrupt response, with low software overhead. Bridges to and from AHB-Lite™ and to APB™ ensure easy interfacing to other IP.
The APS toolchain and IDE (for C and C++) is available to licensees free of charge, and which can be customised and branded for final customer use. Ports of various RTOSs are available such as FreeRTOS, Micrium µC/OS and µCLinux.
http://www.cortus.com/aps3r.html
(*CoreMark 1.0 : 1.208312 / GCC4.5.3 20120201 (Cortus Eval) -mmul -flto -O3 -funrollall-loops -finline-limit=500 -IC:/cortus-ide/toolchain/aps3/include -DPERFORMANCE_RUN=1 -Wl,--noinhibit-exec -Wl,--relax / STACK)
About Cortus S.A.:
Cortus S.A. is the cost/performance leader for 32 bit processor IP for embedded systems. Cortus cores are used in applications where one or more of small silicon footprint, low power consumption, good code density/small code memory size and high performance are important. Cortus is the world leader in terms of DMIPS per square micrometre and DMIPS per microwatt. http://www.cortus.com
|
Cortus Hot IP
- High performance, flexible, extendible 32 bit microcontroller core featuring exc ...
- Very High Performance Embedded Microcontroller with Dual Issue Pipeline
- Floating Point Processor for Embedded Systems
- Compact Implementation of the RISC-V RV32IMC ISA
- Energy efficient, small footprint, excellent code density, 32 bit microcontrolle ...
Related News
- Cortus and SST to Jointly Exhibit Low Power IP Solutions for System on Chip (SoC) Design at Embedded World 2012
- APS5 32 bit Microcontroller IP Core for High Performance Embedded ASIC Designs Launched by Cortus
- Cortus Announces the General Availability of a RISC-V Processor Family - from Low End Embedded Controller to 64 bit Processor with Floating Point.
- Cortus Announces FPS6 32 bit Floating Point Microcontroller IP Core for High Performance Control and Signal Processing Applications
- Toshiba Launches New 32-Bit Microcontroller With ARM926EJ-S Processor
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |