DFI Group Releases Version 3.1 of Its High-Speed Memory Controller and PHY Interface Specification
New Version Includes Support for LPDDR3 Memory for Smartphones and Tablets
SAN JOSE, CA, May 29, 2012 -- The DDR PHY Interface (DFI) Group today released the DFI 3.1 specification, the latest version of the pervasive industry specification that defines an interface protocol between DDR memory controllers and PHYs. The specification enables the development of systems-on-chip (SoCs) that support the DDR3 and DDR4 memory standards. Version 3.1 adds support for the LPDDR3 mobile memory standard for smartphones and tablets, as well as enhancements to the low-power interface and training features. The DFI interface standard was developed through the collaborative effort of leaders in the semiconductor and EDA markets and has become the de facto industry standard for high-bandwidth memory interfaces.
"Consumer mobile electronics continue to demand both increased memory performance and power efficiency, requiring the use of new technologies such as LPDDR3 memory," said John MacLaren, chairman of the DFI Group. "We are excited to add LPDDR3 mobile memory support to the DFI standard as it means the benefits of this technology will now be available to the rapidly growing mobile computing market."
The preliminary DFI 3.1 memory specification is available now for download at www.ddr-phy.org .
About the DFI Group The DFI Group is a standards organization comprised of leading semiconductor companies that implement the DFI specification. Current member companies include ARM, Cadence, Intel, LSI, Samsung, ST and Synopsys. The specification defines an interface protocol between memory controller logic and PHY interfaces, with a goal of reducing integration costs while enabling performance and data throughput efficiency. The protocol defines the signals, timing, and functionality required for efficient communication across the interface. The specification is designed to be used by developers of both memory controllers and PHY designs, but does not place any restrictions on the how the memory controller interfaces to the system, or how the PHY interfaces to the DRAM devices. For more information about the DFI specification, its community, activities and how to participate, visit: www.ddr-phy.org .
What Member Companies are Saying about the DFI 3.1 Specification:
"It is vital to our customers' success that we continually innovate to take advantage of both enhancements in the underlying memory technology and advances in IP implementation," said Marc Greenberg, product marketing director, SoC Realization Group, Cadence. "At Cadence we have been at the forefront of supporting advanced memory standards like LPDDR3 and DDR4 to deliver industry leading power and performance. The latest additions to the DFI standard allow us to continue to do so while reducing design risk and reducing the cost of design integration."
"The addition of LPDDR3 within the DFI specification enables Synopsys to extend our support of the latest low-power DRAM protocols for smartphone and tablet applications," said Navraj Nandra, senior director of marketing for mixed-signal and analog IP at Synopsys. "As a leading DDR IP provider, our active participation in the DFI committee helps to ensure that DesignWare(R) IP supports the latest DDR technologies so our customers can continue to meet their SoCs' power, performance and latency goals while reducing integration effort and risk."
|
Related News
- DFI Group Releases Initial Version of the DFI 5.0 Specification for High-Speed Memory Controller and PHY Interface
- DFI Technical Group Releases Latest High-Speed Memory Controller and PHY Interface Specification
- DFI Technical Group Releases Low Power Features with New DDR PHY Interface Specification Version 2.1
- Evatronix Announces ONFi 2.2 High-Speed Interface Support to its NAND Flash Memory Controller
- Industry Collaboration Marches Ahead with Official Release of DDR PHY Interface Specification Version 2.0 Accelerating DDR Memory System Development
Breaking News
- VeriSilicon unveils next-generation high-performance Vitality architecture GPU IP series
- Crypto Quantique adds TRNG to its quantum-derived, side-channel protected PUF hardware IP block
- ARM versus Qualcomm court case opens
- Reimagining Video Excellence at CES 2025 with intoPIX
- Andes Technology Partners with ProvenRun to Strengthen RISC-V Trusted Execution Environment
Most Popular
- Andes Technology Partners with ProvenRun to Strengthen RISC-V Trusted Execution Environment
- ARM versus Qualcomm court case opens
- Dolphin Semiconductor transfers HQ to Canada
- Synopsys and SiMa.ai Announce Strategic Collaboration to Accelerate Development of Automotive Edge AI Solutions
- M31 Unveils Full Range of Automotive IP Solutions at ICCAD Illuminating the Future of Automotive Chip Development
E-mail This Article | Printer-Friendly Page |