Cadence Adds Powerful New Capabilities to Its PCI Express Verification IP Including PIPE4 Support
Advanced Technology Addresses Performance Optimization, Easier Compliance Testing and Faster SoC Verification
SANTA CLARA, CA-- Jul 11, 2012- PCI-SIG® DEVELOPERS CONFERENCE -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced powerful new capabilities in its PCI Express® Verification IP (PCIe® VIP) which result in more in-depth verification of the most current PCI Express specification at both the block and system-on-chip (SoC) levels. The comprehensive Cadence technology includes support for the new PCIe PIPE4 specification; new performance measurement features critical for optimizing PCIe implementation; TripleCheck test suite, coverage and verification plan to shorten and ease testing for full PCIe specification compliance; and Accelerated PCIe VIP that drives the verification speed required for large SoCs.
This release addresses the full spectrum of PCIe applications and supports the latest specifications, including SR-IOV, MR-IOV, NVMe and PIPE4, empowering customers to implement designs quickly and confidently incorporating the newest PCI Express interfaces.
According to A. Vasudevan, vice president, Semiconductor and Systems at Wipro, "We have been consistently enabling semiconductor companies to reduce verification time and increase coverage parameters through next generation frameworks and market proven end-to-end verification services. Our partnership with Cadence has played an instrumental role in fulfilling the IP verification needs of our customers. We chose PCIe 3.0 VIP, along with TripleCheck, to achieve a comprehensive solution that gives us the fastest path to IP verification closure."
Already used on hundreds of production designs, the Cadence PCIe VIP enables efficient and thorough verification of SoCs. A new performance measurement utility helps customers optimize their designs for improved link utilization, throughput, latency, and power. The PCIe TripleCheck IP Validator, Cadence's third-generation compliance solution, verifies that IP blocks comply fully with protocol specifications. TripleCheck combines the three most critical components of verification in a single, easy-to-use environment: a test suite, coverage model, and verification plan covering all sections of the PCIe specification including PL, DLL, TL, Power Management and Error Handling -- all of which are automatically customized to the user's individual configuration. This level of testing is critical to ensure that IP components will function in all of the intended SoC applications. The Accelerated VIP gives a 100x boost in simulation throughput of Universal Verification Methodology (UVM)-compliant testbenches using the Cadence Palladium® XP verification computing platform. This simulation-acceleration usage mode lets users perform full-chip simulation that would otherwise be impossible or impractical in RTL simulation alone.
"The Cadence PCIe® VIP is a broad, highly differentiated, and proven solution with distinct customer advantages for PCI Express verification," said Erik Panu, vice president of R&D, SoC Realization Group at Cadence. "No other VIP solution provides users all the capabilities found in the Cadence offering including more than 40 interface protocols and over 6,000 memory models that have been deployed in thousands of designs."
"As the industry leading organization responsible for development and management of the PCI Express specification, we are delighted that Cadence continues to advance the PCI Express 3.0 specification with its innovative verification IP products and methodologies," said Al Yanes, president and chairman, PCI-SIG.
For more information about the Cadence PCI Express Verification IP visit: http://www.cadence.com/products/fv/verification_ip/Pages/pci_express.aspx
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
|
Cadence Hot IP
Related News
- Cadence Announces Availability of Industry's First PCI Express 5.0 Verification IP
- Cadence Announces Immediate Availability of Industry's First Verification IP for PCI Express 4.0 Technology
- Cadence Announces First Commercially Available Design IP and Verification IP for Mobile PCI Express
- Perfectus Announces Availability of Industry’s Most Powerful SystemVerilog-Based OVM-Compliant PCI Express 3.0 Verification IP
- Cadence Introduces the EDA Industry's First Verification Solution for PCI Express 3.0
Breaking News
- Logic Design Solutions launches Gen4 NVMe host IP
- ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
- M31 is partnering with Taiwan Cooperative Bank to launch an Employee Stock Ownership Trust to strengthen talent retention
- Sondrel announces CEO transition to lead next phase of growth
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
Most Popular
- Arm's power play will backfire
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PUFsecurity Collaborate with Arm on PSA Certified RoT Component Level 3 Certification for its Crypto Coprocessor to Provide Robust Security Subsystem Essential for the AIoT era
E-mail This Article | Printer-Friendly Page |