TSMC's Extremely Low Leakage Devices on 180nm eLL process empowers Dolphin Integration's IP offering
Grenoble, France – October 26, 2012 -- Dolphin Integration today announced the development of a complete platform on the TSMC 180nm eLL process. Dolphin Integration’s silicon-proven IP to provides value to low power MCU devices targeting the TSMC 180nm eLL technological process.
The foundry sponsored IP includes the sRAM compiler, a 6-track standard cell library, and an Islet Construction Kit. They provide low dynamic power and leakage consumption at 1.8 V together with efficient operation at very low voltage, down to 1.2 V. Dolphin also provides power regulators for optimal use of these voltage levels.
Both sRAM compiler and standard cell library have been assessed by TSMC’s stringent TSMC-9000TM qualification program.
“The new generation of Low Power MCU devices can now be easily optimized based on Dolphin Silicon IPs and TSMC 180 nm eLL technology”. Said Elsa Bernard-Moulin, Dolphin Integration Marketing Manager for Libraries. “This collaboration with TSMC is a recognition of the quality of our products and Customer support. Our long-term expertise in the design of low power silicon IP has been crucial”.
“Dolphin has been a long-term partner of TSMC to provide foundation IP in TSMC MtM technologies for our customers”, said Dan Kochpatchrin, Deputy Director of IP Portfolio Marketing from TSMC,”
For more information about Dolphin Integration product portfolio and TSMC-9000TM status at 180 nm eLL, feel free to contact Elsa BERNARD-MOULIN at ragtime@dolphin.fr
About Dolphin Integration
Dolphin Integration is up to their charter as the most adaptive and lasting creator in the Microelectronics Design Industry to "enable mixed signal Systems-on-Chip". It stars a quality management stimulating reactivity for innovation as well as independence and partnerships with Foundries. Their current mission is to supply worldwide customers with fault-free, high-yield and reliable sets of CMOS Virtual Components, such as mixed signal high-resolution converters for audio and measurement applications, Libraries of memories and standard cells, Power management networks, Microcontrollers. The strategy is to follow product launches with evolutions addressing future needs, emphasizing resilience to noise and drastic reductions of power-consumption at SoC level, thanks to their own missing EDA solutions enabling Support Engineering with Application Hardware Modeling as well as early Power and Noise assessment, plus engineering assistance for Risk Control
|
Dolphin Design Hot IP
Related News
- Dolphin Integration announce the availability of new ROM TITAN and ultra low leakage standard cell library SESAME BIV at TSMC 55 nm LP eFlash
- eWBM selects Dolphin Integration's Single port SRAM and thick oxide standard cell library at GF 55 LPx
- Ultra high density standard cell library SESAME uHD-BTF to enrich Dolphin Integration's panoply at TSMC 90 nm eF and uLL
- Cactus Semiconductor chooses Dolphin Integration's Library for their low power, portable medical applications
- Dolphin Integration offers first standard cell library to enable a leakage reduction of 1/350 at 65 and 55 nm
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |