Mentor Graphics New Tessent IJTAG Product Automates IP Test and Debug Integration in Large SoC Designs
WILSONVILLE, Ore., November 6, 2012—Mentor Graphics Corporation (NASDAQ: MENT) today announced its new Tessent IJTAG solution, which allows designers to easily reuse test, monitoring and debugging logic embedded in existing IP blocks. Supporting the IEEE P1687 (IJTAG) standard, the solution automatically retargets test and debug commands and generates an integrated hierarchical control and data network with a single top-level interface for an entire SoC. The solution, which supports any embedded instrumentation compliant to the P1687 standard, can be used where pin count is limited or access is difficult, as in stacked die configurations.
“The continued exponential growth in semiconductor device functionality and performance relies not only on continued transistor scaling as defined by Moore’s Law, but also on increased use of a rapidly expanding and functionally diverse set of reusable IP blocks,” said Steve Pateras, product marketing director at Mentor Graphics. “This trend is driving the need for test and instrument integration standards and more efficient automation solutions to maintain design schedules and costs. We are seeing increasing customer interest in adopting an IEEE P1687-based integration flow to address test and debug of the growing amount of IP in their designs.”
“The IEEE P1687 standard will play a critical role in helping debug and test teams successfully manage the growing amount of IP used in today’s complex designs,” said Jeff Rearick, senior fellow at AMD and editor of the IEEE P1687 working group. “Successful deployment of the standard will be greatly expedited by comprehensive automation support. I’m excited to see Mentor deliver this key functionality in its Tessent product line.”
The new IEEE P1687 standard creates an environment for plug-and-play integration of IP instrumentation, including control of boundary scan, built-in self-test (BIST), internal scan chains, and debug and monitoring features in IP blocks. The standard defines hardware rules related to instrumentation interfaces and connectivity between these interfaces, a language to describe these interfaces and connectivity, and a language to define operations to be applied to individual IP blocks. IJTAG replaces proprietary and incompatible IP interfaces from multiple suppliers with a standardized interface mechanism that enables plug-and-play integration of IP test and instrumentation facilities.
The Tessent IJTAG solution provides automated support for the IJTAG standard, substantially reducing the time and effort required to assemble large SoC designs from reusable IP blocks. The new product includes all the facilities needed to efficiently integrate IEEE P1687-compliant IP into a design:
- Automatic verification that a given IP block is compliant to the P1687 standard
- Verification that P1687-compliant IP blocks are properly connected within a P1687-compliant access network
- Automatic creation of a P1687-compliant access network connecting IP to the top level instrument interface
- Retargeting and merging of local IP instrumentation patterns through the P1687 network, allowing IP specific sequences to be applied from chip pins or from anywhere higher up in the system hierarchy
“Standards like P1687 are important enablers for maximizing our design productivity,” said Tom Waayers, DFT product manager and architect at NXP Semiconductors. “After an extensive evaluation, we have determined that the new Tessent IJTAG product will enable faster integration, as well as greater scalability, as our design complexities continue to grow.”
Availability
The Tessent IJTAG product is available now in Tessent release version 2012.3.
About Mentor Graphics
Mentor Graphics Corporation is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world’s most successful electronic, semiconductor and systems companies. Established in 1981, the company reported revenues in the last fiscal year of about $1,015 million. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. World Wide Web site: http://www.mentor.com.
|
Related News
- Mentor Graphics Tessent Hierarchical ATPG Solution Selected by Mellanox Technologies for Giga-gate Designs
- Open-Silicon Improves Test Quality with Mentor Graphics Tessent Cell-Aware Test
- Mentor Graphics Questa Verification Platform Adds Software-Driven Verification for Multi-Core SoC Designs
- KALRAY Completes 256-processor, 28nm SoC Design Using Mentor Graphics Design and Test Tools
- ARM and Mentor Graphics Define Comprehensive Test Methodology for Arm-Based Designs
Breaking News
- Arm loses out in Qualcomm court case, wants a re-trial
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
Most Popular
E-mail This Article | Printer-Friendly Page |