RFEL leverages award winning expertise in DSP to launch family of Video Processing cores
Booth 29 at the DPRT Exhibition, 21 November 2012, University of the West of England, Bristol, UK
Newport, Isle of Wight, UK – 15 November 2012 – RFEL, who specializes in high performance electronic signal processing solutions, will be launching its new family of Video Processing IP cores at the Defence Procurement Research and Technology Exhibition on 21 November 2012 at the University of the West of England.
“For the past 12 years, we have built our expertise in Digital Signal Processing and created award-winning solutions for RF on FPGAs,” explained Dr Alex Kuhrt, RFEL’s CEO. “We have found that there is a lot of common ground with processing video and so we have been able to leverage our libraries of proven IP cores to rapidly create a new family of Video Processing cores. These are available now, either as standalone cores or as part of a system solution created by our Design Services team to meet a customer’s requirements, which we find are increasingly for a complete product.”
High quality video processing have always been in demand for military and security surveillance and targeting systems. Such systems require high resolutions, high frame-rates, ultra-low latency and mission–flexibility through provision of live re-programmability. For example, video must be enhanced, rotated or similarly corrected in real-time; In software based solutions, this can often take a lot of power and, crucially, time. Conversely, a wholly custom hardware solution lacks adaptability and intelligence. RFEL has proven that FPGAs are a perfect platform to create solutions that meet the user’s demanding requirements with RFEL’s flexible and deterministic FPGA IP core building blocks. The IP FPGA cores can be supplied with standard software interface frameworks to simplify their deployment and RFEL can modify the cores if required to meet the requirements of constrained resources or legacy platforms.The first four cores are:
- Digital Rotation. This IP core supersedes mechanical rotation hardware with state of the art digital processing. Many of the digital rotation IP core features can be configured while the system is still running, so that the user is always fully in control. Reliable, maintenance-free and targeted to low-cost FPGA devices, the digital rotation IP core is a highly efficient, arbitrary sub-degree angle, real-time, 360 degree rotation engine.
- Digital Re-sizing. RFEL’s Digital Zoom (DZ) core far exceeds the efficiency and reliability of software-based, image magnification solutions, manipulating images at exceptional speed but consuming a fraction of the power. High-performance image processing systems can now crop and enlarge dynamically and adaptive video systems can now zoom quickly and effectively.
- Image Enhancement. A range of advanced image enhancement processing functions is available to assure the highest quality video output. These functions include noise reduction, correction of image distortion and contrast enhancement. User interface displays can be realised with configurable full graphic or symbolic overlays.
- Stabilisation. Motion Stabilisation is an example of a complex and high performance IP core. Stabilisation is performed in real-time and entirely electronically. The algorithm compensates for overall x-y shift and roll of a scene, improving end-user vision and reducing work-load. Object tracking may be improved in certain down-stream tracking applications. Highly resource efficient and very low power variants of the stabilisation product are available. There are also more complex adaptive system configurations that can be tailored to the specific performance requirements of an application. Utilising embedded software elements closely coupled to the FPGA functions, these systems are typically produced as system-on-module designs.
RFEL
RFEL Ltd is a UK-based electronic systems designer, providing high specification signal, image and video processing IP solutions that run on FPGAs, as well as supplying digital receiver and complete product solutions for the defense, communications, homeland security and instrumentation markets. Applications include communications base stations, satellite communications systems, test and measurement instrumentation, and bespoke wideband receivers/transceivers.
|
Related News
- STMicroelectronics' Award-Winning Nomadik Processor Family Ushers in Video for Next-Generation Handsets
- Foxconn Partners with Socionext and Hailo to Launch Next-Generation AI Processing Solution for Video Analytics at the "Edge"
- RFEL announces updates to its flagship "Video Fusion" high definition video processing IP core
- Movea SmartMotion Technology Now Available on Cadence Tensilica HiFi Audio/Video DSP Family
- Almalence Ports Optimized Image Processing Software onto Tensilica's New IVP Imaging/Video DSP
Breaking News
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |