Altera Demonstrates Interlaken Connectivity with Cavium OCTEON Multicore Processors
Collaboration with Cavium Enables Improved Time to Market for Current and Next-Generation Network Platforms
SAN JOSE, Calif., July 30, 2013 -- Altera Corporation today announced the interoperability of its Interlaken intellectual property (IP) core on Stratix V FPGAs with Cavium's OCTEON multicore processors. This accomplishment simplifies an OEM's device decision-making process by ensuring chip-to-chip connectivity upfront.
"Altera's flexible Interlaken IP enabled us to quickly show interoperability between our products," said John Bromhead, director, Solutions and Services at Cavium. "This solution gives our customers the added assurance that when they develop with Altera FPGAs and Cavium's OCTEON processors, the devices will work seamlessly together. The ease of interoperability also helps customers meet tight time-to-market windows."
The Altera Interlaken IP core provides high throughput and performance when workloads are at their peak. Features include:
- More than 20 parameters and settings provide the needed flexibility for system performance tuning, scalability and interoperability
- Data rate and lane support up to 12.5G and x24 lanes
- Standard and customized Interlaken IP cores offered
- Fully integrated IP deliverable, includes MAC, PCS, and PMA layers
- Interlaken Protocol Definition v1.2 compliant
"The flexibility of our Interlaken IP core makes Altera FPGAs instantly usable with the variety of SoC, ASSP and ASIC device interfaces in the market," said Alex Grbic, director of product marketing at Altera. "Demonstrating interoperability with Cavium OCTEON devices shows both the high quality of our Interlaken IP and our commitment to proving out solutions."
The Altera Interlaken IP core is ideal for multi-terabit routers and switches for access, carrier Ethernet and data center applications that demand IP configurability to optimize for various traffic profiles, and scalability for next-generation platforms. The Interlaken IP includes Altera's technology-leading transceivers (PMA), PCS, and MAC layers. The PCS layer is hardened within the Stratix V and Arria� V FPGAs, thereby saving customers 30 to 50 percent on FPGA logic resources. In addition to resource savings, the Interlaken IP has been through extensive simulation verification and has been proven to work on internal and customer platforms.
Availability
Altera Interlaken IP cores are available now. For further questions or licensing information, please contact your local Altera sales representative or email interlaken@altera.com.
Cavium's OCTEON processor is available from Cavium. Additional information about Cavium's OCTEON processors can be found at: http://www.cavium.com/OCTEON_MIPS64.html.
About Altera
Altera programmable solutions enable designers of electronic systems to rapidly and cost effectively innovate, differentiate and win in their markets. Altera offers FPGAs, SoCs, CPLDs, ASICs and complementary technologies, such as power management, to provide high-value solutions to customers worldwide. Visit www.altera.com.
|
Intel FPGA Hot IP
Related News
- Imagination's ClearCall VoIP application now available for Cavium's OCTEON III multi-core processors
- Wind River and Cavium Networks provide Multicore Device Software Optimization on OCTEON Multicore MIPS64 Processors
- Marvell Announces OCTEON TX2 Family of Multi-Core Infrastructure Processors
- 64-bit MIPS architecture provides low-power, high-throughput processing for Cavium's new OCTEON III processors
- Altera Demonstrates New 4K Broadcast Connectivity and Encoding Solutions at NAB 2014
Breaking News
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |