ARC Integrates Synopsys Solutions to Dramatically Reduce 'Time-to-Volume' for ARCtangent Processor-Based Designs
Two key new technologies based on Synopsys' Physical Compiler™ and VERA® tools are developed for the ARCtangent™ processor design environment, enabling fast and accurate design timing closure and effective System-Level Verification to reduce time-to-volume production
San Jose, CA, June 11, 2002 - ARC International (LSE:ARK), a leader in semiconductor and software technology licensing, has announced two important new technology developments to integrate Synopsys' ( Nasdaq:SNPS) tools into ARC's design flow. This collaboration between Synopsys, the technology leader for complex integrated circuit design tools, and ARC speeds development and verification of system-on-chip (SoC) devices, enabling much faster time-to-volume production for ARCtangent™ processor-based designs.
The first technology development addresses a key SoC verification challenge for configurable intellectual property (IP), ensuring that the soft IP generated by the ARChitect™ processor-builder tool is verified to function correctly when designers use different system configurations. Using Synopsys' VERA test bench automation tool suite, ARC's customers now have access to a high-level system verification environment to test both the processor and multiple peripherals such as USB1.1, USB 2.0 and Ethernet MAC integrated into a SoC. This solution, which is unique for a configurable processor, facilitates the verification of the complete SoC - including processor and peripherals - by providing directed random assembler test code and random peripheral data traffic simultaneously to find difficult corner cases. VERA brings complete control to the instruction stream and peripheral data traffic, which is key to finding the most difficult design bugs. All System-Level transactions are monitored to ensure correct operation while Functional Coverage statistics are gathered. This Verification IP is supplied to ARC's customers using the VERA CORE delivery mechanism, enabling the System Level Verification environment for the ARC IP to be re-used for verification of the customer's complete SoC.
The second technology development, known as RTL Performance Prototyping (RPP), has been introduced as a new capability in Synopsys' Physical Compiler. RPP provides designers with a well-documented and predictable route to silicon, which becomes an important issue particularly for leading-edge technologies at 0.18 micron and below. ARC will provide its customers with integrated support within its design flow for Synopsys' Physical Compiler and Chip Architect. ARC will also extend this support to encompass DFT Compiler for scan insertion, Power Compiler for low power optimization, and PrimeTime and Formality for static timing analysis and formal proof of the equivalence of the RTL to the placed-gates netlist.
This greatly eases the implementation flow from the RTL generated by ARC's processor configuration tool, ARChitect™, to placed gates - thereby improving the predictability and accuracy of the final results.
"ARC believes in providing the best tools for the job to help our customers get their products designed and into volume production fast," said Haig Yaghoobian, senior vice-president, corporate development, for ARC International. "Our industry-leading user-customizable 32-bit RISC/DSP processor, software, hardware and development tools, together with EDA technology from an industry-leader like Synopsys, will help us to meet that challenge."
"By working closely with Synopsys, ARC is able to speed the adoption of its processor and related technology into customer designs," said Sandeep Khanna, senior director of marketing for physical synthesis from Synopsys. "With Physical Synthesis, designers using the ARCtangent processor will be able to compile the ARCtangent processor and close timing quickly. Additionally, use of VERA test bench automation product ensures correct integration of ARCtangent into an SoC design by reuse of VERA verification environment that monitors correct operation of the configurable IP."
About ARC International
ARC International is a leader in semiconductor and software technology licensing. These integrated products and solutions are a result of the acquisitions of MetaWare, VAutomation and Precise Software Technologies. ARC's integrated intellectual property solutions assist customers in rapidly developing next generation wireless, networking and consumer electronics products, reducing time to market, reducing their cost, reducing the number of IP suppliers and reducing their risk for system-on-chip products. Products based on ARC's technology include digital still cameras, set-top boxes, and network processors.
ARC International employs more than 200 people in research and development, sales, and marketing offices across North America, Europe and Israel. Full details of the company's locations and other information are on the company's web site, www.ARC.com. ARC International is listed on the London Stock Exchange as ARC International plc (LSE:ARK).
ARC, the ARC logo, ARCtangent and ARChitect are trademarks of ARC International. All other brands or product names are the property of their respective holders.
Synopsys and PrimeTime are registered trademarks of Synopsys, Inc. Physical Compiler and VERA are trademarks of Synopsys Inc. All other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners.
|
Related News
- Cavium Standardizes on Synopsys' IC Compiler for High-performance Processor-based SoC Designs
- Synopsys Launches DesignWare ARC Software Development Platforms to Accelerate Software Development of ARC Processor-based SoC Designs
- Synopsys Enables Optimized High-Performance Energy-Efficient ARM Processor-based Designs
- Virage Logic Launches 'Silicon Aware IP' to Maximize Yield, Time-to-Volume at 130nm and Below
- Synopsys Advances Automotive Security with Industry's First IP Product to Achieve Third-Party Certification for ISO/SAE 21434 Cybersecurity Compliance
Breaking News
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- RaiderChip Hardware NPU adds Falcon-3 LLM to its supported AI models
Most Popular
E-mail This Article | Printer-Friendly Page |