Synopsys Announces STMicroelectronics' Adoption of IC Compiler for CPU and GPU Implementation
MOUNTAIN VIEW, Calif., March 11, 2014 -- Synopsys, Inc. (Nasdaq: SNPS), a global leader providing software, IP and services used to accelerate innovation in chips and electronic systems, today announced that STMicroelectronics, a global semiconductor leader serving customers across the spectrum of electronics applications, has standardized on Synopsys' IC Compiler™ place-and-route solution for all its CPU and GPU implementations inside its Design Enablement and Services organization. STMicroelectronics processor cores are known for pushing gigahertz performance with extreme energy efficiency, making them a compelling choice for the mobile market place. The switch to IC Compiler was enabled by best-in-class performance-centric technologies which repeatedly helped meet the very challenging performance, power and schedule targets.
"Over the years, ST and Synopsys have built many successes together, starting with the first 1 GHz dual-core CPU in 45nm technology and more recently with the 3 GHz dual-core version in 28nm FD-SOI technology in 2013," said Philippe Magarshack, executive vice president, Design Enablement and Services at STMicroelectronics. "IC Compiler reliably meets our performance and power needs and standardizing on it is a natural progression that allows us to collaborate closer on further technology advancements."
STMicroelectronics has a unique processor architecture made possible through their patented fully depleted Silicon on Insulator (FD-SOI) process technology. An FD-SOI device can operate at significantly higher frequencies than an equivalent, traditional, bulk complementary-metal-oxide semiconductor (CMOS) device. It can also run very fast at low voltages, providing much higher energy efficiency. The close collaboration between STMicroelectronics design teams and Synopsys has led to a compelling implementation solution that fully exploits the performance and power promise of FD-SOI technology and provides the throughput needed to meet tight time to market windows. STMicroelectronics' processor implementation kit utilizes several key technologies from the Synopsys Galaxy™ Implementation Platform, including:
- Design Compiler® Graphical physical guidance tool for improved place and route correlation
- IC Compiler concurrent clock, data, and layer-aware optimization to boost performance
- IC Compiler physical datapath for the structured placement of registers and memories to meet timing
- Hierarchical flow with innovative one-pass budgeting for shorter turnaround time
- PrimeTime® physical-aware ECO guidance technology with IC Compiler minimum physical impact implementation for faster ECO closure
- In-Design physical verification with IC Validator for faster DRC convergence
- Multivoltage design with IEEE 1801 UPF standard that spans the entire Galaxy flow to support complex low power management strategies
"We appreciate that a semiconductor leader like ST has access to many choices. It is therefore highly gratifying to have them standardize on IC Compiler," said Antun Domic, executive vice president and general manager, Implementation Group at Synopsys. "We view this as a strong vote of confidence in our technology direction and look forward to coming years of collaboration to drive even higher levels of design efficiency."
About Synopsys
Synopsys, Inc. (Nasdaq:SNPS) accelerates innovation in the global electronics market. As a leader in electronic design automation (EDA) and semiconductor IP, Synopsys delivers software, IP and services to help engineers address their design, verification, system and manufacturing challenges. Since 1986, engineers around the world have been using Synopsys technology to design and create billions of chips and systems. Learn more at www.synopsys.com.
|
Synopsys, Inc. Hot IP
Synopsys, Inc. Hot Verification IP
Related News
- Early Adopters of ARM Cortex-A73 CPU and Mali-G71 GPU Successfully Tape-out Using Synopsys' IC Compiler II
- Synopsys IC Compiler II Delivers First-Pass Silicon Success for Graphcore's Multi-Billion Gate AI Processor
- Samsung Adopts Synopsys' Machine Learning-Driven IC Compiler II for its Next-Generation 5nm Mobile SoC Design
- Synopsys and Arm Collaborate to Enable Tapeouts by Early Adopters of Arm's Latest Premium Mobile Processors
- Synopsys and Arm Extend Collaboration to Fusion Compiler to Accelerate Implementation of Arm's Next-Generation Client and Infrastructure Cores
Breaking News
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- Veriest Solutions Strengthens North American Presence at DVCon US 2025
- Intel in advanced talks to sell Altera to Silverlake
- Logic Fruit Technologies to Showcase Innovations at Embedded World Europe 2025
- S2C Teams Up with Arm, Xylon, and ZC Technology to Drive Software-Defined Vehicle Evolution
Most Popular
- Intel in advanced talks to sell Altera to Silverlake
- Arteris Revolutionizes Semiconductor Design with FlexGen - Smart Network-on-Chip IP Delivering Unprecedented Productivity Improvements and Quality of Results
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- YorChip announces Low latency 100G ULTRA Ethernet ready MAC/PCS IP for Edge AI
- AccelerComm® announces 5G NR NTN Physical Layer Solution that delivers over 6Gbps, 128 beams and 4,096 user connections per chipset
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |