Cadence to Demonstrate 16FF+ Design Solutions at TSMC 2014 OIP Ecosystem Forum
SAN JOSE, Calif., 25 Sep 2014 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced it is scheduled to demonstrate how it leverages the TSMC Open Innovation Platform® (OIP) to optimize customer designs and manufacturing efficiency to ensure first-time product success on the 16nm FinFET Plus (16FF+) process at TSMC 2014 OIP Ecosystem Forum. The event is being held on September 30, 2014 in San Jose, CA, and Cadence will be in booth #614.
WHAT:
Cadence is scheduled to deliver the following presentations in the EDA and IP tracks:
- In-Design Signoff Key to Design Rule Check (DRC) Turnaround Time for 16nm IC Designs: 11:00–11:30am, Esther Tsai, staff product engineer at Cadence
- 10nm FEOL/MEOL Challenges and Process Development with Parasitic RC Extractions: 1:30–2:00pm, Hao Ji, software engineering group director at Cadence, and Sean Lee, deputy director at TSMC
- DDR4 Subsystem Implementation on 16FF/16FF+ Targeting Infrastructure Applications—Challenges and Design Techniques: 2:30–3:00pm, Anurag Jain, design engineering director at Cadence
- Tempus™ Timing Signoff Solution for Certification in 16FF/10FF TSMC Flows: 4:00–4:30pm, Florentin Dartu, senior program manager at TSMC
- Managing 16FF IC Design Challenges for Custom and Analog Designers: 4:30–5:00pm, Akshat Shah, product engineering director at Cadence
- Tackling Coloring, Cell Pin Access, Variability, and Late-Stage ECOs for TSMC 10nm with Cadence® Encounter® Digital Implementation System: 5:00–5:30pm, Rahul Deokar and Ruben Molina, product marketing directors at Cadence
In addition, Cadence plans to showcase its 16FF+ design solutions in booth #614 including:
- Digital implementation solutions (front-end design (FED) and Encounter Digital Implementation System)
- Virtuoso® custom solutions
- Physical signoff and verification (PVS/DFM) solutions
- Electrical signoff solutions
- Custom/mixed-signal flow solutions
- 3D-IC solutions
- DDR4 16FF PHY and controller IP solutions
To register for the conference, click here.
WHEN:
The TSMC 2014 OIP Ecosystem Forum is scheduled for September 30, 2014.
WHERE:
Santa Jose Convention Center in San Jose, CA
Cadence is located in booth #614.
About Cadence
Cadence (NASDAQ: CDNS) enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available here.
|
Cadence Hot IP
Related News
- Cadence to Demonstrate 10nm FinFET Design Solutions at TSMC 2015 OIP Ecosystem Forum
- Cadence Recognized with TSMC OIP Ecosystem Forum Customers' Choice Award for 3D-IC Design
- Analog Bits to demonstrate Low Power SERDES at TSMC's Open Innovation Platform Ecosystem Forum
- Analog Bits to Demonstrate New High Performance and Ultra-Low Power SERDES IP at TSMC Open Innovation Platform Ecosystem Forum
- OmniPHY to Demonstrate Automotive Design Solutions at TSMC 2017 OIP Ecosystem Forum
Breaking News
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- Veriest Solutions Strengthens North American Presence at DVCon US 2025
- Intel in advanced talks to sell Altera to Silverlake
- Logic Fruit Technologies to Showcase Innovations at Embedded World Europe 2025
- S2C Teams Up with Arm, Xylon, and ZC Technology to Drive Software-Defined Vehicle Evolution
Most Popular
- Intel in advanced talks to sell Altera to Silverlake
- Arteris Revolutionizes Semiconductor Design with FlexGen - Smart Network-on-Chip IP Delivering Unprecedented Productivity Improvements and Quality of Results
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- YorChip announces Low latency 100G ULTRA Ethernet ready MAC/PCS IP for Edge AI
- AccelerComm® announces 5G NR NTN Physical Layer Solution that delivers over 6Gbps, 128 beams and 4,096 user connections per chipset
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |