PLDA and Avery Design Systems Cooperate on PCI Express
TEWKSBURY, Mass.-- March 2, 2015 -- Avery Design Systems Inc., a leader in verification IP, today announced PLDA and Avery Design Systems have engaged in collaboration to facilitate interoperability of PCI-Xactor VIP and XpressRICH IP and perform extended compliance validation using Avery PCIe compliance test-suite.
“We have been pleased to collaborate with Avery Design to support the validation of our XpressRICH3 IP using the Avery Design testbench and compliance tests on behalf of our mutual customers,” said Stephane Hauradou, CTO, PLDA. “We are now pre-qualified with Avery VIP and have enhanced the quality of our IP in the process which is important for customers seeking the proven, interoperable solutions.”
Avery Design supports over 35 standard protocols ranging from high speed IO, SSD/HDD, mobile, embedded storage, memory, and control bus protocols. Avery Design VIPs offer the most complete verification solutions consisting of System Verilog UVM compliant models and environment, protocol checkers, directed and random compliance test suites, and reference verification frameworks. Advanced debug features include multi-level analyzer trackers to visualize data and control flow through the protocol stacks. Compliance verification services are offered for all VIPs.
“Avery Design is pleased to collaborate with PLDA, a leading PCIe IP provider. Pre-qualifying XpressRICH3 IP with Avery VIP Solutions enables customers to reduce time of their design and verification cycles,” said Chilai Huang, president of Avery Design Systems.
Visit Avery Design at DVCon on March 2-5, 2015 at the Doubletree Hotel, San Jose, CA in booth #904 to learn more about Avery Design VIP solutions.
About Avery Design Systems
Founded in 1999, Avery Design Systems, Inc. enables system and SOC design teams to achieve dramatic functional verification productivity improvements through the use of formal analysis applications for automatic property and coverage generation, low power retention register synthesis, and RT-level and gate-level X verification; robust core-through-chip-level Verification IP for PCI Express, USB, AMBA, UFS, MIPI, DDR/LPDDR, HMC, ONFI/Toggle, NVM Express, SCSI Express, SATA Express, eMMC, SD/SDIO, and CAN FD standards. The company is a member of the Mentor Graphics Value Added Partnership (VAP) program and has established numerous Avery Design VIP partner program affiliations with leading IP suppliers. More information about the company may be found at www.avery-design.com.
|
Search Verification IP
Avery Design Systems Hot Verification IP
Related News
- Avery Design Systems PCI Express VIP Enables eTopus SerDes IP and Next-Generation ASIC and Chiplet applications to Achieve Compliance and High-Speed Connectivity
- PCI Express VIP from Avery Design Systems Selected by Fungible for Ensuring Compliance, Connectivity in Hyperscale Data Centers
- Rambus to Acquire PLDA, Extending Leadership with Cutting -Edge CXL and PCI Express Digital IP
- PLDA Announces XpressRICH PCI Express 6.0 Controller IP for Next Generation SoC Designs
- Avery Design Launches PCI Express 6.0 Verification IP to Enable Early Development, Compliance Checking for New Version of Standard
Breaking News
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- Veriest Solutions Strengthens North American Presence at DVCon US 2025
- Intel in advanced talks to sell Altera to Silverlake
- Logic Fruit Technologies to Showcase Innovations at Embedded World Europe 2025
- S2C Teams Up with Arm, Xylon, and ZC Technology to Drive Software-Defined Vehicle Evolution
Most Popular
- Intel in advanced talks to sell Altera to Silverlake
- Arteris Revolutionizes Semiconductor Design with FlexGen - Smart Network-on-Chip IP Delivering Unprecedented Productivity Improvements and Quality of Results
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- YorChip announces Low latency 100G ULTRA Ethernet ready MAC/PCS IP for Edge AI
- AccelerComm® announces 5G NR NTN Physical Layer Solution that delivers over 6Gbps, 128 beams and 4,096 user connections per chipset
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |