Creonic to Supply New LDPC Decoder and Encoder IP Cores for CCSDS Standard
Kaiserslautern, Germany, Apr. 30 2015 – Creonic GmbH, a leading IP core provider for communications, announced today the release of their new CCSDS LDPC encoder and decoder IP cores for the satellite and backhaul markets. The IP core complements the company's broadest product portfolio of LDPC IP cores in the world.
The CCSDS LDPC codec supports code rate 223/255 with coded block size of 8160 bits, which allows for a simple replacement of legacy Reed-Solomon decoders. It was designed particularly for near-earth space missions, but the excellent error correction performance makes it the ideal fit for additional high-throughput applications such as microwave or optical links.
The new CCSDS LDPC IP cores are low-power and low-complexity designs. The decoder has a layered architecture that allows for twice as fast convergence behavior and half the latency when compared to state-of-the-art solutions. Decoder and encoder perform with 1.6 Gbit/s coded throughput when operating at 200 MHz. Decoding latency is 4.3 µs while the encoding latency is only 40 ns.
The LDPC decoding algorithm gains more than 2.5 dB against Reed-Solomon-based solutions of the same code rate. This gain allows for more reliable data transmission, less power consumption or for an increased transmission range.
The IP cores are available for ASIC and FPGA (Xilinx and Altera) technologies either as source code or encrypted source code. In addition, the cores come with HDL simulation models, VHDL or SystemC testbench, bit accurate Matlab, C or C++ simulation model and comprehensive documentation.
For more information, please visit the product page or contact us.
About Creonic
Creonic is an ISO 9001:2008 certified provider of ready-for-use IP cores for communications systems design and for complex signal processing functions such as forward error correction (LDPC and Turbo coding), synchronization, and MIMO. Creonic’s product portfolio covers standards that include DVB-S2X, DVB-RCS2, WiFi, WiGig, and UWB. These cores are applicable for ASIC and FPGA designs. For more information, please visit www.creonic.com.
|
Creonic Hot IP
Related News
- CCSDS 231.0-B-3 LDPC Encoder and Decoder IP Core from Creonic Now Available
- CCSDS AR4JA LDPC Encoder and Decoder FEC IP Core Available For Licensing and Implementation from Global IP Core
- IPrium releases CCSDS TM Telemetry AR4JA LDPC Encoder and Decoder
- IPrium releases CCSDS TC Telecommand LDPC Encoder and Decoder
- CCS Licenses LDPC IP Cores from Creonic
Breaking News
- TSMC March 2025 Revenue Report
- VeriSilicon Unveils a High-Efficiency LCEVC Video Decoder Supporting 8K Ultra HD
- EnSilica Signs MoU with European Satellite Operator
- Ubuntu developer images now available for OrangePi RV2: a low-cost RISC-V SBC
- Hailo Selects Avnet ASIC as Channel Partner for TSMC Silicon Production
Most Popular
- Qualcomm considers buying Alphawave Semi
- Analysts question TSMC-Intel JV plan
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Kandou AI Appoints Srujan Linga as CEO and Amin Shokrollahi as CTO
- Alphawave IP Response to announcement from Qualcomm
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |