Mentor Graphics Veloce Emulation Platform Supports Andes Processors
WILSONVILLE, Ore., Nov. 23, 2015 -- Mentor Graphics Corp., today announced that the Veloce® emulation platform, specifically the Codelink™ offering, now supports the debug of designs built with AndesCore™ processors, such as N10 and N13. Andes Technology Corporation is a leading Asia-based supplier of small, low-power, high performance 32-bit embedded CPU cores. Over 600 million Systems-on-Chip (SoCs) containing its CPU cores have been shipped by Andes customers.
With Codelink support, developers using the AndesCore processors can complete designs months sooner by moving critical software tasks to the pre-silicon stage. The Codelink tool allows a software developer to enjoy a traditional software debug experience when running software on a design with the Veloce platform. Unlike traditional software debug methods on emulation, which tend to be too slow for most software developers, the Codelink offering delivers the performance demanded by advanced software teams. The Codelink solution captures the software verification results from the emulator then shifts the debug to a workstation so that many developers can debug at the same time. Moving the debug task offline marks an important methodology shift for software verification. Because the Codelink tool is non-intrusive, it enables detailed performance and power analysis not possible with other debug methods.
"Codelink support for the AndesCore processors lets our customers get to silicon production sooner," said Charlie Su, CTO & Senior VP, Andes Technology. "It also enables a greater degree of performance and power optimization at the system level not achievable with the traditional design cycle."
"Using Codelink and Veloce made a positive impact on software debug productivity," said the development representative at NTT Electronics. "Our software team can now accelerate the software debug process, and shorten this important step on the way to full system verification."
"Codelink is a critical technology that enables companies to 'shift left' their software development schedules, and deliver solutions to market in a much shorter time with less risk," said Eric Selosse, vice president and general manager of the Mentor Emulation Division.
About the Veloce Emulation platform
The Veloce emulation platform is a core technology in the Mentor® Enterprise Verification Platform™ (EVP) – a platform that boosts productivity in ASIC and SoC functional verification by combining advanced verification technologies in a comprehensive platform.
The Veloce emulation platform's success is a result of several factors, high design capacity, speed of execution, and exceptional functionality. Now considered among the most versatile and powerful of verification tools, project teams use emulation for hardware debugging, hardware/software co-verification or integration, system-level prototyping, low-power verification and power estimation and performance characterization.
About Mentor Graphics
Mentor Graphics Corporation is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world's most successful electronic, semiconductor and systems companies. Established in 1981, the company reported revenues in the last fiscal year in excess of $1.24 billion. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Website http://www.mentor.com.
|
Related News
- Mentor Graphics Veloce Emulation Platform Used by Imagination for Verification of PowerVR Wizard Ray-Tracing GPU
- Mentor Graphics Veloce Emulation Platform Allows Inuitive to Achieve First-Pass Silicon Success
- Mentor Graphics Veloce Emulation Platform Selected by Imagination Technologies for IP Verification Based on Performance and Capacity
- Mentor Graphics Announces Further Expansion at Broadcom Adopting the Veloce Emulation Platform
- Mentor Graphics Veloce Delivers 400X Acceleration for OVM Driven Verification
Breaking News
- JEDEC® and Industry Leaders Collaborate to Release JESD270-4 HBM4 Standard: Advancing Bandwidth, Efficiency, and Capacity for AI and HPC
- BrainChip Gives the Edge to Search and Rescue Operations
- ASML targeted in latest round of US tariffs
- Andes Technology Celebrates 20 Years with New Logo and Headquarters Expansion
- Creonic Unveils Bold Rebrand to Drive Innovation in Communication Technologies
Most Popular
- Cadence to Acquire Arm Artisan Foundation IP Business
- AMD Achieves First TSMC N2 Product Silicon Milestone
- Why Do Hyperscalers Design Their Own CPUs?
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- New TSN-MACsec IP core for secure data transmission in 5G/6G communication networks
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |