First Public Demonstration Of Elixent’s Reconfigurable D-Fabrix Technology
JPEG implementation demonstrated at CEATEC, Japan
Bristol, October 14, 2002: Elixent's first public demonstration of its reconfigurable algorithm processing (RAP) technology took place last week at the CEATEC show in Japan. The company used its RAP technology to take an image and encode it via JPEG using a single piece of silicon running the different algorithms needed for this task. The demonstration clearly showed the performance and die area improvements possible with reconfigurable technology.
The demonstration utilised an Elixent test chip and involved encoding a JPEG image using five separate configurations of the same RAP array. The chip was originally configured as a virtual hardware DCT engine, then reconfigured as a virtual hardware quantizer and so on, illustrating the flexibility of the array. The implementation could have been done with fewer configurations but the benefits would not have been so clearly shown. The demonstration chip achieved a throughput of 1/2 RGB pixel per clock cycle, providing a total throughput of 30Mpixels/sec at only 60 MHz, giving significant savings in power consumption.
"We're very excited to have clearly shown that our D-Fabrix RAP technology works and can really compete in the high-volume consumer marketplace," said Kenn Lamb, CEO at Elixent. "The JPEG implementation that we've demonstrated is only the tip of the iceberg. A multitude of consumer products are going to benefit from the smaller die area, high performance and true product flexibility that Elixent's technology can offer."
Elixent were invited to participate on the Department of Trade and Industry (DTI) stand at the show as one of the top ten UK technology companies whose innovation and vision was felt most representative of the image of the UK by the DTI. The DTI and their subsidiary, the Japanese Electronics Business Association (JEBA) fully supported Elixent and were instrumental in assisting with logistics, allowing the company to demonstrate its D-Fabrix technology at CEATEC.
About Elixent's reconfigurable algorithm processing architecture
Elixent's D-Fabrix reconfigurable algorithm processing (RAP) architecture utilises an array of 4-bit arithmetic logic units (ALUs), register and memory blocks that may be combined to support variable data word widths. The ALUs are positioned in the style of a chessboard, alternating with adjacent ‘switchboxes'. The D-Fabrix technology supports a new class of platform devices that can be truly multi-functional and have the ability to support multiple applications, adapting efficiently to changing specifications.
About Elixent
Elixent is a leader in reconfigurable semiconductor IP. D-Fabrix, the company's patented reconfigurable algorithm processing (RAP) technology will provide solutions for companies producing electronic products for imaging and communications applications in consumer and industrial markets. Visit www.elixent.com for more information.
|
Related News
- ST Engineering Acquires D'Crypt to Strengthen its Cyber Capabilities
- D'Crypt to include Barco Silex IP for public key cryptography in cutting-edge communication chip
- INSIDE Secure appoints Amedeo D'Angelo as President and Chief Executive Officer
- Interview: Harry Luan, Kilopass' CTO and VP of R&D, Addresses SoC Design Challenges
- Altera's Stratix IV FPGAs Deliver Unprecedented Acceleration for World’s Most Powerful Reconfigurable Supercomputer
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |