Dolphin Integration Selects Silvaco Variation Manager eXtreme Memory Analysis for SRAM Design At Advanced Nodes
SANTA CLARA, Calif., –– June 27, 2017 -- Silvaco today announced that Dolphin Integration, a leading provider of power- and density-optimized memory silicon IP, has selected Silvaco’s Variation Manager™ for full memory statistical analysis to perform reliability qualification on SRAM memories designed using advanced process technologies.
Studying memory IP’s against variations and accurately analyzing their yield is a critical challenge faced by memory designers. Running spice simulation on a complete memory spice simulation is a demanding effort and Monte Carlo analysis is impractical even with the state-of-the-art solutions available. Whole Memory Yield estimation is still the ultimate need for memory design. This mission fulfilled by XMA (eXtreme Memory Analysis), the new innovative solution from Silvaco’s Variation Manager. Intuitive and easy-to-use, XMA makes it possible rebuilding and simulating the whole memory with the designer golden spice. Then XMA provides a unique capability allowing to run very efficient variation-aware analyzes for a fast fail detector and yield estimation of the whole memory.
After several years of successful usage of Variation Manager in various process technologies, Dolphin Integration has over the past year increased its partnership with Silvaco, integrating even further Variation Manager into their memory design flow. “This is the solution we were impatiently awaiting. Simulating a whole memory and analyzing accurately and quickly its yield has been a lastingly longed-for feature” said Frédéric Masson, Business Operations Manager at Dolphin Integration. “Coupling Variation Manager with SMASH™, our mixed-signal simulator, results in high-speed yield verification for our memory architectures and improves the overall efficiency of the electrical validation of our products, with the best time-to-market.”
“As one of the most advanced providers of memory IP, Dolphin Integration’s selection of Variation Manager XMA for their new generation of designs is a testament to its effectiveness,” said Firas Mohamed, General Manager of Silvaco France. “Analyzing the whole memory against variations and efficiently detecting failures and accurately estimating its yield have remained unanswered from the EDA market. The innovative Variation Manager XMA uniquely delivers the long-awaited and unprecedented reply to these critical needs.”
Different elements in a memory design must be analyzed with suitable variation analysis techniques. Variation Manager addresses three key parts of a memory system:
- Bitcell – Analysis is often applied out to 7 sigma and beyond.
- Sense Amp – Analog in nature, fast Monte Carlo or high sigma is used for these portions.
- SRAM block – Larger portion of SRAM beyond the bitcell is analyzed. Extremely high capacity high sigma is required. In addition, Variation Manager remains robust even against highly non-linear phenomena.
Variation Manager is easily integrated into customer design flows and provides an intuitive, easy-to-use interface. It supports a variety of 3rd party and proprietary transistor-level simulators, and process design kits and SPICE Netlists can be loaded without modification.
About Dolphin Integration
Dolphin Integration contributes to “enabling low-power Systems-on-Chip” for worldwide customers – up to the major actors of the semiconductor industry – with a unique offering of high-density Foundation, Feature and SoC Fabric of Silicon IP components best at low power-consumption. Over 30 years of experience in the integration of silicon IP components with complementary EDA solutions for a power-integrity driven approach to design, providing ASIC/SoC design and fabrication, make Dolphin Integration a genuine one-stop shop addressing all customers’ needs. It is not just one more supplier of Technology, but the provider of the Dolphin Integration know-how! To learn more, visit www.dolpin-integration.com
About Silvaco, Inc.
Silvaco, Inc. is a leading EDA provider of software tools used for process and device development and for analog/mixed-signal, power IC and memory design. Silvaco delivers a full TCAD-to-sign-off flow for vertical markets including: displays, power electronics, optical devices, radiation and soft error reliability and advanced CMOS process and IP development. For over 30 years, Silvaco has enabled its customers to bring superior products to market with reduced cost and in the shortest time. The company is headquartered in Santa Clara, California and has a global presence with offices located in North America, Europe, Japan and Asia.
|
Related News
- Dolphin Integration addresses the real memory challenges of LCD Display Drivers in advanced nodes
- Live webinar by Dolphin Integration: how to design an energy-efficient SoC in advanced nodes for increasing battery lifetime for IoT applications
- Spectral announces "Enablement Package" for Silicon proven Reference SRAM designs on advanced process nodes
- Intrinsic ID Optimizes SRAM PUF Security Technology for Advanced Process Nodes with QuiddiKey 4.x
- USB 3.0/ PCIe 3.0/ SATA 3.0 Combo PHY IP in 12nm, 16nm and 22nm process nodes with simple integration and flexible customization is ready for immediate licencing for your advanced SoC design
Breaking News
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- Veriest Solutions Strengthens North American Presence at DVCon US 2025
- Intel in advanced talks to sell Altera to Silverlake
- Logic Fruit Technologies to Showcase Innovations at Embedded World Europe 2025
- S2C Teams Up with Arm, Xylon, and ZC Technology to Drive Software-Defined Vehicle Evolution
Most Popular
- Intel in advanced talks to sell Altera to Silverlake
- Arteris Revolutionizes Semiconductor Design with FlexGen - Smart Network-on-Chip IP Delivering Unprecedented Productivity Improvements and Quality of Results
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- YorChip announces Low latency 100G ULTRA Ethernet ready MAC/PCS IP for Edge AI
- AccelerComm® announces 5G NR NTN Physical Layer Solution that delivers over 6Gbps, 128 beams and 4,096 user connections per chipset
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |