Achronix Speedcore Custom Blocks Supercharge Data Acceleration Systems
Santa Clara, Calif., October 17th, 2017 – Achronix today announced the availability of Speedcore custom blocks for its eFPGA IP solutions. Achronix Speedcore eFPGAs accelerate data intensive AI / machine learning, 5G wireless, automotive ADAS, datacenter and networking applications. Speedcore custom blocks massively improve performance, power, and area; and enable functionality that has never before been possible in standalone FPGAs. With Speedcore custom blocks, customers gain ASIC efficiency while retaining FPGA flexibility, resulting in a highly efficient implementation that minimizes power and area while maximizing data throughput.
Traditional CPU-based architectures are not scaling to meeting the exponential growth in compute demand required by the new wave of intelligent data intensive applications. This demand is driving the need for new, heterogeneous compute architectures with programmable hardware accelerators. Speedcore eFPGAs deliver the highest performance and lowest cost hardware acceleration. Now with Speedcore custom blocks, functions that traditionally ran slowly and consume significant resources in standalone FPGA fabrics are optimized for maximum performance and minimal die area as illustrated in the following examples.
- The area of a CNN-based YOLO object recognition algorithm was reduced by over 40% by optimizing the DSP and memory blocks for matrix multiplication.
- Large string search functions that require parallel comparator arrays resulted in area reduction of over 90% when implemented in Speedcore custom blocks.
- Barrel shifters and bit manipulation structures can be fully implemented in Speedcore custom blocks allowing larger, sophisticated applications in the same area, increasing the achievable frequency.
- The core functionality of a 400 Gbps packet processing data path running at 800 MHz is implemented in Speedcore custom blocks with the programmable logic managing the analysis and control functionality. Today’s standalone FPGAs cannot support this high throughput for packet processing applications.
“Industry leaders are excited about Speedcore custom blocks and the potential they offer,” said Steve Mensor, Vice President of Marketing, Achronix Semiconductor. “The companies that we are working with are building the next generation of heterogeneous compute platforms and high-bandwidth communication systems. They are building high-performance hardware accelerators that can be changed over time as their compute algorithms evolve. Achronix eFPGA IP, now with Speedcore custom blocks, allows them to have programmability with ASIC-level performance and die size efficiency.”
Speedcore Custom Blocks Definition
Speedcore custom blocks are defined collaboratively by Achronix with its customers through a detailed architecture analysis of acceleration workloads. Repeated functions that are performance and/or area bottlenecks are evaluated as candidates to be hardened into Speedcore custom blocks. A new release of ACE design tools that includes the new Speedcore eFPGA with custom blocks is then provided to customers for benchmarking and evaluation. If required, the process is iterated to create the optimal solution for the customer’s system.
Support in ACE Design Tools
Achronix ACE design tools fully support Speedcore custom blocks from design capture to bitstream generation and system debug in the same way as memories and DSP blocks. Achronix creates a unique GUI for each Speedcore custom block that manages all configuration rules. ACE contains full timing details for all configurations of the Speedcore custom blocks, which allows ACE to complete timing-based place-and-route for designs. Customers can use the powerful floorplanner tool for design optimization and to make regional or site assignments for all block instances. ACE also includes a critical path analysis tool that allows customers to analyze timing. Customers can also use ACE’s powerful Snapshot embedded logic analyzer to create complex triggers and show run-time signals within a Speedcore instance.
About Speedcore Embedded FPGA (eFPGA)
Speedcore embedded FPGA (eFPGA) IP can be integrated into an ASIC or SoC. Customers specify their logic, RAM and DSP resource needs, then Achronix configures the Speedcore IP to meet their individual requirements. Speedcore look-up-tables (LUTs), RAM blocks, DSP64 blocks and custom blocks can be assembled in flexible columns to create the optimal programmable function for any given application.
About Achronix Semiconductor Corporation
Achronix is a privately held, fabless semiconductor corporation based in Santa Clara, California. The Company developed its FPGA technology which is the basis of the Speedster22i FPGAs and Speedcore eFPGA technology. All Achronix FPGA products are supported by its ACE design tools that include integrated support for Synopsys (NASDAQ:SNPS) Synplify Pro. The company has sales offices and representatives in the United States, Europe, and China, and has a research and design office in Bangalore, India.
|
Related News
- Achronix Announces Immediate Availability of Speedcore Gen4 eFPGA IP for AI/ML and Networking Hardware Acceleration Applications
- Synopsys Enables First-Pass Silicon Success for Achronix's New FPGA for Data and AI Acceleration Applications
- 10 Millionth Achronix Speedcore eFPGA IP Core Shipped
- Achronix Selects Synopsys' Leading DesignWare IP Solutions to Accelerate Development of High-Performance Data Acceleration FPGA
- Achronix Introduces Ground-Breaking FPGA Family, Delivering New Levels of Performance with Adaptability for High-Bandwidth Data Acceleration Applications
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |