USB2.0 OTG PHY supporting UTMI+ level 3 interface - 28HK/55LL
Aldec releases re-configurable FPGA-based accelerators for High Frequency Trading applications
Henderson, Nev. – Dec 13, 2017 – Aldec, Inc., a pioneer in mixed-HDL language simulation and hardware-assisted verification for ASIC and FPGA designs, releases re-configurable FPGA-based accelerators dedicated for executing various types of High Frequency Trading (HFT) strategies demanding extraordinary low latency, throughput and computational power.
The newly released FPGA board complements the High-Performance Computing portfolio from which HFT applications can benefit due to dedicated features and specialization. Low latency which is the paramount requirement was achieved by using the newest generation Xilinx FPGA – Virtex UltraScale+ and connecting all critical interfaces like Ethernet, QSFP and PCI Express directly to the FPGA. The FPGA can be reconfigured on-the-fly without need of shutting down the entire system which greatly increases the flexibility of such configuration and facilitates quick reaction on dynamically changing trading conditions. The new FPGA accelerators are compatible with 1U and larger trading systems for time-sensitive trading strategies such as Market Making, Statistical Arbitrage and Algorithmic Trading.
“Due to the inherent re-programmability and massive parallel computing resources of FPGAs, we have seen more and more FPGA implementations of HFT trading systems over the last five years,” said Louie De Luna, Director of Marketing. “Our HFT solutions provide trading firms a development platform for FPGA designs, and as well as FPGA boards for execution of the trading strategies within deep sub-microsecond latency.”
The new board HES-HPC-HFT-XCVU9P is a re-configurable FPGA-based accelerator that contains 1x Virtex UltraScale+ XCVU9P FPGA (2.5M logic cells and 6840 DSP slices) with dual QSFP28 cages for high-bandwidth low-latency communications with market data and orders. The onboard QDR-II+ memories provide ultra-fast data rate transfers for applications requiring high throughput. The PCIe x16 half-length low-profile board enables maximum performance density in any enterprise rack server system for maximum performance density.
Customers looking for a complete FPGA development eco-system will benefit from cooperation with Aldec with its FPGA accelerator boards and RTL development/simulation tools such as Riviera-PRO – a high performance mixed-language (VHDL/Verilog/SystemVerilog/SystemC) simulator with Python testbench support for FPGAs, and integrate with IP partners providing IP-cores critical for implementing market data feed handlers and other blocks of the trading system.
About Aldec
Aldec Inc., headquartered in Henderson, Nevada, is an industry leader in Electronic Design Verification and offers a patented technology suite including: RTL Design, RTL Simulators, Hardware-Assisted Verification, SoC and ASIC Emulation/Prototyping, Design Rule Checking, CDC Verification, IP Cores, Requirements Lifecycle Management, DO-254 Functional Verification, High-Performance Computing and Military/Aerospace solutions. www.aldec.com
|
Related News
- Aldec's new FPGA-based NVMe Data Storage Solution Targets High Performance Computing Applications
- Orthogone and Napatech collaborate to deliver state-of-the-art, ultra-low latency FPGA-based SmartNIC platform for high-frequency trading applications
- Enyx launches an ultra-low latency development framework for building standardized, FPGA-based trading systems
- Aldec's New HES FPGA Accelerator Board Targets HPC, HFT and Prototyping Applications plus Hits the "Price/Performance" Sweet Spot
- Aldec's HES UltraScale+ Reconfigurable Accelerator and Northwest Logic's PCI Express Cores Provide Proven PCI Express Solution
Breaking News
- Logic Design Solutions launches Gen4 NVMe host IP
- ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
- M31 is partnering with Taiwan Cooperative Bank to launch an Employee Stock Ownership Trust to strengthen talent retention
- Sondrel announces CEO transition to lead next phase of growth
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
Most Popular
- Arm's power play will backfire
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PUFsecurity Collaborate with Arm on PSA Certified RoT Component Level 3 Certification for its Crypto Coprocessor to Provide Robust Security Subsystem Essential for the AIoT era
E-mail This Article | Printer-Friendly Page |