AnalogX Launches Ultra Low Power Interconnect SerDes IP Portfolio to Fuel Next-Generation I/O Connectivity
Silicon-proven, multi-protocol, 1 to 33Gbps transceiver IP solutions with the lowest power, lowest area and highest performance in the industry
TORONTO -- May 23, 2019 -- AnalogX Inc., a Canadian corporation, is delighted to unveil its new, silicon-proven, multi-protocol, 1 to 33Gbps AXLinkIO connectivity IP portfolio. The AXLinkIO portfolio of Serializer/Deserializer interconnect IP solutions is ideally suited for high-bandwidth chiplets and chips in AI processors, 5G networking, optical interfaces, and datacenter computing. The IP architecture has been delivered to customers and has been silicon proven in a leading 16/12nm process technology. AXLinkIO exhibits the world’s lowest power, lowest area, and highest performance for any interconnect SerDes IP architecture running up to 33Gbps.
The AXLinkIO portfolio of IPs includes AXDieIO, AXLinkIO-SR, and AXLinkIO-MR IP solutions. AXDieIO targets chiplet die-to-die applications, while AXLinkIO-SR and AXLinkIO-MR target chip-to-chip, chip-to-module and multi-chip connectivity. All IPs utilize the same silicon-proven AXLinkIO architecture featuring world-class signal and power integrity for multi-terabit, high transceiver lane count applications. The AXLinkIO IPs support a multitude of standard interface protocols such as PCIe Gen1-5, JESD, OIF, CPRI, Ethernet and others.
“We’ve spent nearly two decades designing high-end, multi-protocol SerDes IP solutions for volume production and we are extremely passionate and committed in delivering truly innovative, silicon-proven technology. Compared to other solutions in this segment, we are providing our customers with exponential differentiation in terms of power, area density, and performance,” said Robert Wang, Co-founder and CEO. “Our team is really proud to have breached the 1 mW/Gbps power barrier in 16/12nm and our newer developments are on pace to further improve our power and area density, while maintaining our excellent and robust performance.”
The AXLinkIO IPs operate continuously from 1 to 33Gbps, while supporting hundreds of transceiver lanes per die side without stacking. The IP architecture delivers unprecedented power consumption, down to 1mW/Gbps in die-to-die applications. All AX IPs exhibit the world’s best area, IO density, and latency in the segment class. Multiple lane configurations are available for all AX IPs, along with comprehensive IP deliverables, user-friendly configuration software and world-class support to ensure seamless and easy IP integration.
AnalogX will demonstrate the AXLinkIO IP architecture at DAC 2019 (Booth 862) in Las Vegas, USA, from June 2nd to June 6th.
About AnalogX Inc.
AnalogX Inc. (http://www.analogx.io) develops cutting-edge, connectivity IP solutions for premier technology companies. Founded in 2017 by industry veterans in the interconnect space, AnalogX’s mission is to enable high-end, mixed-signal IPs that drive revolutionary SoC designs for high-bandwidth applications that range from AI to Data Center Computing. AnalogX is headquartered in Toronto, Canada.
|
Related News
- AnalogX Announces 40G Sub 2pJ/bit Ultra Low Power SerDes in 22nm Platform
- Cadence Advances Hyperscale SoC Design with Expanded IP Portfolio for TSMC N3E Process Featuring Next-Generation 224G-LR SerDes IP
- Lattice FPGAs with High I/O Density Bring Low Power Signal Bridging and Interface Management to Edge Devices
- Lattice Releases Next-Generation FPGA Software for Development of Broad Market Low Power Embedded Applications
- GLOBALFOUNDRIES Demonstrates Industry-Leading 112G Technology for Next-Generation Connectivity Solutions
Breaking News
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |