Imagination announces the first RISC-V computer architecture course
“RVfpga: Understanding Computer Architecture” includes teaching materials and hands-on exercises for students
London, England -- September 2, 2020 - Imagination Technologies announces a complete course on RISC-V computer architecture for under-graduate teaching as part of its Imagination University Programme (IUP). “RVfpga: Understanding Computer Architecture” includes a rich set of teaching materials and practical exercises to help students understand the key elements of processor architecture, including IP cores, modifying a RISC-V core and their microarchitectures.
Professor David Patterson, who shares the ACM A.M. Turing Award with John Hennessy for contributions to RISC, says; “RISC-V is transforming processor design and software/hardware co-design. RISC-V is an open architecture, which enables open-source hardware implementations. This new option means that software development can occur alongside hardware development, accelerating the design path. The RVfpga course enhances the understanding of not only RISC-V processors but also the RISC-V ecosystem and RISC-V SoCs. This course provides a deep understanding of an industrial-strength processor architecture and system of increasing popularity, which will prove useful to students throughout their academic and industry careers.”
The course is created in association with academic partners Associate Professor Sarah Harris, co-author of the popular “Digital Design & Computer Architecture” textbook which has been published in more than five languages and is a cornerstone of courses in computer architecture, and Associate Professor Daniel Chaver. It includes an instructor’s guide, a student manual, 10 comprehensive Labs (hands-on experiments), test materials, sample exam questions, and all the associated IP and software. To enable use in whole or in part, the source files of all the materials is provided. This flexible and open approach allows academic institutes to teach a fully featured course with the ability to augment or adapt as each teacher requires.
Associate Professor Sarah Harris, says; “RISC-V improves on previous processor generations in every conceivable way, from power consumption to performance and even increased security. As another huge step forward in computer architecture it is important for students to understand RISC-V at a fundamental level. When I was approached by Imagination to collaborate on creating this course, I was excited to bring a higher level of understanding of the technology to a wider audience, helping them get hands-on experience so that they can shape the future of computer architecture.”
Robert Owen, Director Worldwide University Programme, Imagination, says, “RISC-V is real and will pervade every computing level in the next five years. Its openness has enabled designers at all levels to get involved with processors without having to worry about licencing at the early stages of design. This is empowering a new generation to experiment! Up to now, academic activity has been focused on SoC design. This course is the first to provide the all-important foundation of understanding of the components of the RISC-V “engine” and how they come together. I am delighted that the Imagination University Programme has led the creation of these materials.”
Industry support for RVfpga: Understanding Computer Architecture:
Ted Marena, Senior Director, RISC-V Ecosystem, Machine Learning Business Development at Western Digital, says; “We are pleased that the IUP is delivering the highest quality of academic material to learn the foundational details of RISC-V. It delights us that Imagination have based this course on the Western Digital RISC-V SweRV CoreTM, and that Imagination also use this core in their own IP designs. Students who complete this course will have real world commercial processor experience.”
Patrick Lysaght, Senior Director, University Program and Research Labs, Xilinx Inc.: “Xilinx FPGAs have enabled hands-on teaching and research of computer architectures for several decades. We are especially pleased to extend our support of the RISC-V open source initiative to this latest textbook and course. We believe that the combination of the RISC-V ecosystem, excellent courseware, and the opportunity to explore the SweRV core on Xilinx devices will provide a compelling educational experience for academia worldwide.”
Steve Johnson, President, Digilent Inc: “Digilent is the leader in providing FPGA development boards and instrumentation for academia. We have collaborated with Imagination on several projects, and it’s a pleasure to be supporting this initiative. We believe that RISC-V is going to have a profound impact on our industry, and we are excited to be playing a role in this new and important program.”
Key dates:
- 3rd September 2020, 2.55pm PDT – Associate Professors Sarah Harris and Daniel Chaver will be giving a presentation about the course at the RISC-V Global Forum
- 8th October 2020 – The IUP will be hosting a webinar on the course, click here to register
- November 2020 – Release of the complete course in English, to be followed by Chinese, Spanish and Japanese
To register your interest, join the IUP here.
To date, 18 organisations including Western Digital, Xilinx, Digilent, RISC-V International and Chips Alliance are supporting the development of RVfpga.
About the Imagination University Program
The Imagination University Program (IUP) provides practical help to teachers around the world so that they can use Imagination’s technologies in courses and student projects. The focus is on providing the four vital elements needed to teach a course: a suitable hardware platform at a reasonable price, free software development tools, effective technical support, and excellent teaching materials that serve genuine teaching needs. The IUP is open to all members of academia, see
https://www.imgtec.com/university
About Imagination Technologies
Imagination is a UK-based company that creates silicon and software intellectual property (IP) designed to give its customers an edge in a competitive global technology market. Its graphics, compute, vision & AI, and connectivity technologies enable outstanding power, performance and area (PPA), robust security, fast time-to-market and lower total cost of ownership. Products based on Imagination IP are used by billions of people across the globe in their phones, cars, homes, and workplaces. Imagination Technologies was acquired in 2017 by Canyon Bridge, global private equity investment fund. See www.imgtec.com.
|
Imagination Technologies Group plc Hot IP
Related News
- Startups Help RISC-V Reshape Computer Architecture
- Imagination's GPU selected by StarFive to create high-performance, small and low-cost BeagleV RISC-V AI single board computer
- SensiML Expands Platform Support to Include the RISC-V Architecture
- ESWIN Computing Pairs SiFive CPU, Imagination GPU and In House NPU in Latest RISC-V Edge Computing SoC
- New Automotive Grade Linux Platform Release Adds Cloud-Native Functionality, RISC-V Architecture and Flutter-Based Applications
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |