Mentor achieves certifications for TSMC's leading-edge 3nm process technology
Sep 3, 2020 -- Mentor, a Siemens business, today announced that TSMC has certified multiple Mentor product lines and tools for the foundry’s recently announced 3nm (N3) process technology.
“Mentor’s recent certifications for our advanced N3 process underscore the value that the company provides for our shared customers and the broader TSMC ecosystem,” said Suk Lee, Senior Director of Design Infrastructure Management Division at TSMC. “We are pleased to see the ongoing certification of a wide range of leading Mentor platforms to help our customers achieve silicon success benefiting from the significant power and performance boost of our most advanced process technologies.”
The Mentor offerings now certified for TSMC’s N3 process include the Analog FastSPICE™ Platform, which provides leading-edge circuit verification for nanometer analog, radio frequency (RF), mixed-signal, memory, and custom digital circuits.
Mentor has also expanded its support for TSMC’s 2.5/3D offering with Mentor’s Xpedition™ software, including Xpedition Substrate Integrator for design planning and netlisting and Xpedition Package Designer for layout, now enhanced to meet TSMC’s requirements for InFO-R. In addition, Mentor’s Calibre® platform 3DStack technology has expanded its support of inter-die LVS for TSMC offerings with support for CoWoS®-S.
Mentor’s Calibre nmPlatform, which is the global IC verification industry leader, has added further certifications across multiple products for TSMC’s N3 and N5 processes including:
- The Calibre nmDRC™ and Calibre nmLVS™ tool suites, which are for IC physical and circuit verification sign-off. Calibre continues to deliver new advancements and functionality at each new process node while delivering industry-leading accuracy, scalability, and turnaround time.
- The Calibre PERC™ reliability platform, which employs a unique, integrated analysis of both the physical layout and the netlist to automate complex reliability verification checks. Mentor has worked with TSMC to provide a comprehensive capability for ESD (Electrostatic Discharge) and Latch-Up verification.
- The Calibre xACT™ parasitic extraction solution, which offers the high accuracy required for three-dimensional FinFET structures and gives Mentor and TSMC customers the ability to fully leverage the inherent performance benefits of TSMC’s 3nm offering.
“Mentor and TSMC continue to build on our long track record of delivering world-class solutions for our shared customers,” said Joe Sawicki, executive vice president, Mentor IC EDA. “TSMC’s 3nm process technology is truly state-of-the-art, delivering performance and power efficiency for our worldwide base of mutual customers, and once again proving that Moore’s Law is not dead.”
ABOUT MENTOR GRAPHICS
Mentor Graphics Corporation, a Siemens business, is a world leader in electronic hardware and software design solutions, providing products, consulting services, and award-winning support for the world’s most successful electronic, semiconductor, and systems companies. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Web site: http://www.mentor.com.
|
Related News
- MediaTek Successfully Develops First Chip Using TSMC's 3nm Process, Set for Volume Production in 2024
- Floadia Completes eFlash IP Qualification on TSMC 130BCD plus Process and Achieves the World's Highest Data Retention for 10 Years at 200°C
- Siemens announces EDA milestones and tool certifications for TSMC's latest process technologies
- TSMC's Leading-Edge Fab Investments Set Stage for Sale Surge in 2H19
- Cadence Achieves Certification for TSMC's 7nm Process Technology
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |