Aeonic Generate Digital PLL for multi-instance, core logic clocking
GBT is Developing an EDA Technology For Automatic Generation of Integrated Circuits Layout IPs
The New Tool Aims to Automatically Generate Reusable Microchip’s Layout Blocks IPs, Significantly Reducing Overall Project’s Design time
SAN DIEGO -- Sept. 28, 2021 -- GBT Technologies Inc. ("GBT” or the “Company”), is developing EDA (Electronic Design Automation) software technology to automate the generation of reusable ICs layout blocks Intellectual property (IPs). Semiconductor Intellectual Property (IP) is a reusable logic or layout unit design. An automatic IP layout generator can enable significant time reduction by designing complete IP blocks that can be reused in wide verity of IC projects. Many of today’s IC’s functionalities are integrated into single chips that are called System on Chip (SoC). A SoC is an integrated circuit that integrates electronic and computer components on it. It is consistent of core blocks each performing its own task, for example internal memory, storage, central processing unit (CPU), input/output ports (USB, HDMI), graphic processing units, analog circuitries, radio and more. In modern SoC’s there are also AI and other complex blocks to enable advanced capabilities. Using reusable, pre-designed IP cores/blocks is becoming more and more crucial to minimize the entire IC design time.
GBT is now designing a new EDA software tool to automatically generate integrated circuits layout IP blocks. The tool will read process design rules, constraints, and detailed system specifications and automatically generate an IP layout block. The primary technology’s goal is to reduce an IC project’s design and costs, as well as, the silicon space occupied by large systems. An efficient SoC design consumes low power, offering high performance, within a smaller physical space. Using automatic IP block generator will enable faster and cheaper SoC’s design, making it possible to create a world of intelligent electronic devices in wide variety of domains.
“Why reinventing the wheel with every IC design project? Especially with re-using existing features. That’s exactly what we aim to create with this new technology. An SoC chip is well described by its name. It’s an integrated circuit system that includes sub-systems on it. Each sub-system is consistent of a core block and these blocks are connected to create an entire functional system. Many of these blocks can be reusable for future projects for example, USB port, HDMI, graphic processing, wireless unit and more. Instead of re-design them every time from scratch, a pre-designed IP block can be used to save time. Simply by using plug-and-play method. We are now designing an EDA software tool for automatic generation of IP layout blocks that can be reused unlimited times across SOC designs. For example, a microprocessor chip includes a wide variety of sub-systems for functionalities that can be standardized as IP blocks. The technology is manufacturing process aware to support older and advanced nanometer processes, making it a flexible tool for IC design firms. As Integrated Circuits technology advances, more functionalities, lower power consumption, higher performance and lower cost are in high demand, especially with advanced nanometer projects. An automatic IP layout block generator will offer the capability to create the necessary sub-systems at a very short time, enabling much faster and cheaper IC projects designs. Ultimately it will majorly reduce project’s time-to-market, design efforts and cost, creating a whole world of IC designs possibilities,” stated Danny Rittman, the Company’s CTO.
There is no guarantee that the Company will be successful in researching, developing or implementing this system. In order to successfully implement this concept, the Company will need to raise adequate capital to support its research and, if successfully researched, developed, the Company would need to enter into a strategic relationship with a third party that has experience in manufacturing, selling and distributing this product. There is no guarantee that the Company will be successful in any or all of these critical steps.
About Us
GBT Technologies, Inc. (OTC PINK: GTCH) (“GBT”) (http://gbtti.com) is a development stage company which considers itself a native of Internet of Things (IoT), Artificial Intelligence (AI) and Enabled Mobile Technology Platforms used to increase IC performance. GBT has assembled a team with extensive technology expertise and is building an intellectual property portfolio consisting of many patents. GBT’s mission, to license the technology and IP to synergetic partners in the areas of hardware and software. Once commercialized, it is GBT’s goal to have a suite of products including smart microchips, AI, encryption, Blockchain, IC design, mobile security applications, database management protocols, with tracking and supporting cloud software (without the need for GPS). GBT envisions this system as a creation of a global mesh network using advanced nodes and super performing new generation IC technology. The core of the system will be its advanced microchip technology; technology that can be installed in any mobile or fixed device worldwide. GBT’s vision is to produce this system as a low cost, secure, private-mesh-network between all enabled devices. Thus, providing shared processing, advanced mobile database management and sharing while using these enhanced mobile features as an alternative to traditional carrier services.
|
Related News
- GBT Filed a Non-Provisional Patent for Automatic Generation of Integrated Circuits Layout Blocks
- GBT Receives Patent Grant Notification Covering its Integrated Circuits Reliability Verification Analysis and Auto-Correction Technology
- AutoChips integrated multiple VeriSilicon's IPs in its intelligent cockpit domain control SoC
- Siemens acquires Insight EDA to expand Calibre integrated circuit reliability verification offering
- U.S. Chops Russia's Access to Integrated Circuits
Breaking News
- GUC Joins Arm Total Design Ecosystem to Strengthen ASIC Design Services
- QuickLogic Announces $6.575 Million Contract Award for its Strategic Radiation Hardened Program
- Micon Global and Silvaco Announce New Partnership
- Arm loses out in Qualcomm court case, wants a re-trial
- Jury is out in the Arm vs Qualcomm trial
Most Popular
- Arm loses out in Qualcomm court case, wants a re-trial
- Micon Global and Silvaco Announce New Partnership
- Jury is out in the Arm vs Qualcomm trial
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- QuickLogic Announces $6.575 Million Contract Award for its Strategic Radiation Hardened Program
E-mail This Article | Printer-Friendly Page |