Avery Design Partners with S2C to Bring PCIe 6.0 and LPDDR5 and HBM3 Speed Adapters to FPGA prototyping solutions for Data Center and AI/ML SoC Validation
Tewksbury, MA – December 7, 2021 – Avery Design Systems, a leader in functional verification solutions, today announced the latest in native FPGA speed adapters for PCIe® Gen6 and advanced memory technologies for LPDDR5 and HBM3. The latest offering is a result of a partnership with S2C EDA and its Prodigy Logic Matrix LX2 System for high-performance ASIC/SoC prototyping, and enables system validation of the latest data center, NVMe and embedded storage, and AI/ML SoC designs that incorporate the latest high speed interconnect and memory technologies.
“Avery speed adapters accelerate software development, hardware verification and system validation by enabling FPGA prototypes to be integrated with native system platforms to allow validation to be performed at actual system run speeds. This approach overcomes the inherent performance limitations of multi-FPGA representations of System SoCs and that lack support for latest generation of PCIe or memory technologies,” said Chris Browy, VP sales and marketing of Avery. “By partnering with S2C we address the ever-increasing complexity and performance requirements in large-scale SoC designs with a solution that provides accurate and timely verification methodologies.”
“FPGA prototyping, in essence, is about high-performance validation. The high-performance quality not only accelerates the design cycle but also enables hardware and software bugs to be caught through the interaction with real-world data,” said Ying Chen, VP sales and marketing of S2C. “The Logic Matrix LX2 is a high-density FPGA prototyping platform with eight Xilinx VU19P FPGAs designed to address the needs for both capacity and performance in complex SoC designs. By partnering with Avery, our customers can now easily validate against the latest generations of PCIe and memory interfaces.”
Avery Memory Speed Adaptor highlights
- Supports HBM2E, HBM3, DDR4, LPDDR4, LPDDR5 DFI 5.0 interfaces to SoC (DUT)
- Frequency ratioing of 1:1, 1:2, and 1:4
- Debugging log file through UART interface controlled by MCU
- Supports Xilinx FPGAs and leverages low cost DDR4 daughter card memory
- Includes simulation, synthesis and timing scripts
Avery PCIe Speed Adapter highlights
- Connect SoC prototype PCIe Endpoint (EP) to a full speed PCIe Root Complex (RC)/host server platform slot
- Configure RC and EP configurations independently
- EP interface compliant with PCIe Gen3 thru Gen6
- RC interface compliant with native PC host
- Ex: (EP 16x, PIPE 64bit, Gen 4.0) to (RC 4x, PIPE 32bit, Gen 3.0)
- Multiple lane widths - of x4, x8, and x16
- Supports multiple PIPE Data widths and PIPE rates
- Original mode, SERDES architecture, Low pin count interfaces
- Frequency scaling factor of emulated device down to 1/64
- Power management state of L0
- Physical layer initialization, including equalization
Avery supports a spectrum of system-level validation and hardware accelerated solutions that complements its full line of leading SystemVerilog/UVM Verification IP
- Virtual host and embedded platform co-simulation using QEMU and Arm Fast Models
- SimAccel co-emulation software tools and system IP targeted to any Xilinx FPGA boards
- Advanced Accelerated VIPs for PCIe, CXL, Arm AMBA AXI, AHB, APB, embedded monitor
- Speed adapters support native system integration
About Avery Design Systems
Founded in 1999, Avery Design Systems, Inc. enables system and SOC design teams to achieve dramatic functional verification productivity improvements through the use of formal analysis applications for gate-level X-pessimism verification and real X root cause and sequential backtracing; and robust core-through-chip-level Verification IP for PCI Express, CXL, CCIX, Gen-Z, USB, AMBA, UFS, MIPI CSI/DSI, I3C, DDR/LPDDR, HBM, ONFI/Toggle/NOR, NVM Express, SATA, AHCI, SAS, eMMC, SD/SDIO, CAN FD, and FlexRay standards. The company has established numerous Avery Design VIP partner program affiliations with leading IP suppliers. More information about the company may be found at www.avery-design.com.
About S2C
S2C, is a global leader of FPGA prototyping solutions for today's innovative SoC/ASIC designs. S2C has been successfully delivering rapid SoC prototyping solutions since 2003. With over 500 customers and more than 3,000 systems installed, our highly qualified engineering team and customer-centric sales team recognize and continue to meet our users’ SoC development needs. S2C has offices and sales representatives in the US, Europe, Israel, China, Korea, Japan, and Taiwan. For more information, please visit www.s2ceda.com.
|
Avery Design Systems Hot Verification IP
Related News
- Achronix Releases Groundbreaking Speedster AC7t800 Mid-Range FPGA, Driving Innovation in AI/ML, 5G/6G and Data Center Applications
- Rambus Delivers PCIe 6.0 Interface Subsystem for High-Performance Data Center and AI SoCs
- AI Software Startup Moreh Partners with AI Semiconductor Company Tenstorrent to Challenge NVIDIA in AI Data Center Market
- Rambus Unveils PCIe 7.0 IP Portfolio for High-Performance Data Center and AI SoCs
- Alphawave Semi Spearheads Chiplet-Based Custom Silicon for Generative AI and Data Center Workloads with Successful 3nm Tapeouts of HBM3 and UCIe IP
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |